
TAMC900 User Manual Issue 2.0.1
Page 68 of 71
Pin
Signal
Level
Pin
Signal
Level
59 AIN_3-
60 GND
logic
Ground
61 AIN_3+
0 – 2.9 Volt
62
LVDS
63 GND
logic
Ground
64 LVDS_7-
LVDS
65
GND
logic Ground
66
GND
logic Ground
67 AIN_4-
68
LVDS
69 AIN_4+
0 – 2.9 Volt
70
LVDS_8- LVDS
71
GND
logic Ground
72
GND
logic Ground
73 GND
logic
Ground
74
LVDS
75 AIN_5-
76 LVDS_9-
LVDS
77 AIN_5+
0 – 2.9 Volt
78
GND
logic
Ground
79
GND
logic Ground
80
GND
logic Ground
81
GND
logic Ground
82
GND
logic Ground
83 AIN_6-
84
LVDS
85 AIN_6+
0 – 2.9 Volt
86
TRIG_0-
LVDS
87
GND
logic Ground
88
GND
logic Ground
89 GND
logic
Ground
90
LVDS
91 AIN_7-
92 TRIG_1-
LVDS
93 AIN_7+
0 – 2.9 Volt
94
GND
logic
Ground
95 GND
logic
Ground
96
LVDS
97 GND
logic
Ground
98 TRIG_2-
LVDS
99
100
GND
logic
Ground
101
102 GND
logic
Ground
103
104
LVDS
105
106 CLKIN_0-
LVDS
107
GND
logic Ground
108
GND
logic Ground
109
GP_IO_10
2.5 Volt CMOS
110
LVDS
111
GP_IO_11
2.5 Volt CMOS
112
CLKIN_1-
LVDS
113
GP_IO_12
2.5 Volt CMOS
114
GND
logic Ground
115
GP_IO_13
2.5 Volt CMOS
116
LVDS
117
GP_IO_14
2.5 Volt CMOS
118
CLKIN_2-
LVDS
119
GP_IO_15
2.5 Volt CMOS
120
GND
logic Ground
Table 17-1: Pin Assignment I/O Connector