
TAMC900 User Manual Issue 2.0.1
Page 47 of 71
10 Memory
The TAMC900 provides 4 MByte QDR-II SRAM.
2 RAM devices with 18 bit wide data bus each are used to implement the 4 MByte RAM of the TAMC900.
The two RAMs have fully independent interfaces to the FPGA:
DATA IN
DATA OUT
ADDRESS
R#
W#
BW#
Source CLK
CLKIN
DATA IN
DATA OUT
ADDRESS
R#
W#
BW#
Source CLK
CLKIN
DQ[17:0]
D[17:0]
A[17:0]
RPS#
WPS#
BWS#
K / K#
C / C#
Q / Q#
QDR-II
x18
SRAM
DQ[17:0]
D[17:0]
A[17:0]
RPS#
WPS#
BWS#
K / K#
C / C#
Q / Q#
FPGA
QDR-II
x18
SRAM
Figure 10-1: QDR-II SRAM Interface
The TAMC900 uses 4 Burst SRAM to lower address-bus switching speed and simultaneously achieve read
and write accesses to independent addresses of the SRAM without any wait cycles.
The RAM can be clocked with up to 250 MHz. Effective maximum access speed depends on FPGA speed
and available routing resources.
For timing details regarding the QDR-II SRAM interface, please refer to the QDR-II SRAM data
sheet.