TAMC900 User Manual Issue 2.0.1
Page 43 of 71
FCLKA of the AMC Interface is multiplied by the factor of 2.5 and then connected to a MGT Clock Input:
Signal Name
Virtex-5 Pin
AMC Conn. Pin
AMC
T3 80
AMC_REFCLK- V1
81
Table 8-3 : AMC FCLKA connection to the FPGA
It is free to the customer what kind of interfaces to implement using the FPGA logic recourses.
If any other interfaces than PCI-Express are implemented, it is necessary to adapt the Connectivity Records
of the MMC. Otherwise, proper operation of the TAMC900 is not possible.
8.4 RAM Interface
The RAM interface to access the QDR-II SRAM of the TAMC900 has to be implemented in the FPGA. TEWS
recommends using the Xilinx Memory Interface Generator (MIG) to build the RAM interface logic.
Please refer to the QDR-II SRAM Data Sheet and the Xilinx documentation for more details.
8.5 ADC Interface
The ADC data lines and the corresponding sample clocks are routed to the FPGA.
For accurate and precise sampling of the ADC data, TEWS recommends using the ILOGIC FlipFlops of the
FPGA. Please refer to the sample application for more details.
Configuration of the ADCs is done via the on board CPLD. The on board CPLD is accessible via the FPGA.
Please refer to the chapter “On Board CPLD” for more details.