![Terasic DE10-Agiles Скачать руководство пользователя страница 107](http://html1.mh-extra.com/html/terasic/de10-agiles/de10-agiles_user-manual_1088476107.webp)
DE10-Agilex
User Manual
107
www.terasic.com
January 29,
2021
Figure 5-16 Waveform of the board status output
PIN_STATUS
Output
16
BIT8~15 : Reserved to 0.
BIT7 :
FAN_ALERT_n
, When the fan speed is
abnormal, this bit is 0.
BIT6 : Reserved to 0.
BIT5: When shutdown occurs, this bit is 0.
BIT4: Reserved to 0
BIT3:
LED_BOOT_PAGE
, enables the access
to the flash memory device,this bit is 0.
BIT 2:
FPGA_CONF_DONE
,FPGA Configure
success, this bit is 1.
bit1:
LED_MAX_ERROR
, FPGA Configure
failed, this bit is 0.
bit0:
LED_MAX_LOAD
, When FPGA is during
configuration, this bit is 0.
Содержание DE10-Agiles
Страница 1: ...DE10 Agilex User Manual 1 www terasic com January 29 2021 1 1 Q...
Страница 150: ...DE10 Agilex User Manual 150 www terasic com January 29 2021...
Страница 171: ...DE10 Agilex User Manual 171 www terasic com January 29 2021...
Страница 180: ...DE10 Agilex User Manual 180 www terasic com January 29 2021 Figure 9 10 Launch the System Console for Ethernet 100G Demo...
Страница 207: ...DE10 Agilex User Manual 207 www terasic com January 29 2021 Figure 10 22 Export the log file in csv format...