![Terasic DE10-Agiles Скачать руководство пользователя страница 104](http://html1.mh-extra.com/html/terasic/de10-agiles/de10-agiles_user-manual_1088476104.webp)
DE10-Agilex
User Manual
104
www.terasic.com
January 29,
2021
Figure 5-14 Block diagram of the fan speed control demonstration
User can placing a board information IP (BOARD_INFO.v ; SPI master) provided by
Terasic in the Agilex FPGA, the board status can be obtained via SPI interface from the
system MAX FPGA and output to user logic.
The board information IP can be obtained from the following path in the system CD:
Demonstration/SPI_Master/SPI/BOARD_INFO.v
shows the input and output pins of the board information IP. Detailed pin
descriptions and functions can be obtained from
Board information IP input
and output ports. The user only needs to provide the IP 50Mhz clock and the reset
control signal. The IP will automatically communicate with the system MAX FPGA to
get the boar status value via the SPI interface. When the logic level of the Info_Valid
signal is from low to high, it means that the board status has been updated and can be
used.
shows the status of the IP during execution.
Содержание DE10-Agiles
Страница 1: ...DE10 Agilex User Manual 1 www terasic com January 29 2021 1 1 Q...
Страница 150: ...DE10 Agilex User Manual 150 www terasic com January 29 2021...
Страница 171: ...DE10 Agilex User Manual 171 www terasic com January 29 2021...
Страница 180: ...DE10 Agilex User Manual 180 www terasic com January 29 2021 Figure 9 10 Launch the System Console for Ethernet 100G Demo...
Страница 207: ...DE10 Agilex User Manual 207 www terasic com January 29 2021 Figure 10 22 Export the log file in csv format...