![Terasic DE10-Agiles Скачать руководство пользователя страница 105](http://html1.mh-extra.com/html/terasic/de10-agiles/de10-agiles_user-manual_1088476105.webp)
DE10-Agilex
User Manual
105
www.terasic.com
January 29,
2021
Figure 5-15 Pin out of the board information IP
Table 5-4 Board information IP input and output ports
Port Name
Direction Width(Bit)
Description
CLK_50
Input
1
Clock input for IP, please input 50Mhz clock.
RESET_N
Input
1
Reset signal for IP, reset all logic.
MOSI
Output
1
Master data output. Please connect this signal
to the
INFO_SPI_MOSI
pin.
MISO
Input
1
Master data input. Please connect this signal to
the
INFO_SPI_MISO
pin.
CS_n
Output
1
Slave Select, Master output. Please connect
this signal to the
INFO_SPI_CS_n
pin.
SCLK
Output
1
Serial Clock, SPI master output to salve.
Please connect this signal to the
INFO_SPI_SCLK
pin.
Info_Valid
Output
1
Information valid, logic high indicates board
status updated ready.
Содержание DE10-Agiles
Страница 1: ...DE10 Agilex User Manual 1 www terasic com January 29 2021 1 1 Q...
Страница 150: ...DE10 Agilex User Manual 150 www terasic com January 29 2021...
Страница 171: ...DE10 Agilex User Manual 171 www terasic com January 29 2021...
Страница 180: ...DE10 Agilex User Manual 180 www terasic com January 29 2021 Figure 9 10 Launch the System Console for Ethernet 100G Demo...
Страница 207: ...DE10 Agilex User Manual 207 www terasic com January 29 2021 Figure 10 22 Export the log file in csv format...