![Tadpole SPARCbook 3 series Скачать руководство пользователя страница 49](http://html2.mh-extra.com/html/tadpole/sparcbook-3-series/sparcbook-3-series_reference-manual_3192948049.webp)
Memory Map and Interrupts
3-5
Interrupts
3.1.2
DRAM
The DRAM address multiplexers support SIMM units with up to 11 x 11 or
(12 x 10) Row/Column multiplex (1Mbit, 4Mbit, and most 16Mbit
devices). Each SIMM module can contain one or two banks of memory.
SIMM sizes up to 64Mbytes are supported, with a maximum of 32Mbytes
per bank.
The memory maps for the different configurations are based on the
principle that the individual bank selects (RAS signals) are derived from
the address decodes for fixed 32Mbyte memory segments.
Table 3-8 summarizes the possible memory implementations when using
identical SIMM pairs.
*Figures in the Organization column can be either by 33 or by 36.
3.2
Interrupts
Interrupts from devices within SPARCbook 3 are signaled to the
microSPARC as a 4-bit priority encoded value on S_IRL(3:0). Control of
interrupts and prioritization is carried out by the SLAVIO. The
microSPARC provides a structure of traps which supports fifteen external
interrupts.
The SLAVIO contains interrupt control and mask registers which are used
to enable and clear hardware interrupts from devices within the
SPARCbook 3 system as well as interrupts from devices internal to the
SLAVIO and MACIO. The SLAVIO also provides software generated
interrupts on each of fifteen levels.
System
Capacity
SIMMs
Address Map
(Where memory appears)
Qty Organization*
Architecture of
Each
16Mbytes
2
2M by 33
Two banks of 4Mbit
At 0 & 32Mbytes for 8Mbytes each
32Mbytes
2
4M by 33
One bank of 16Mbit
At 0 for 32Mbytes
64Mbytes
2
8M by 33
Two banks of 16Mbit
At 0 for 64Mbytes
128 Mbytes
2
16M by 33
Table 3-5 DRAM Mapping
S3GX_TRMBook Page 5 Friday, September 19, 1997 11:39 am
Содержание SPARCbook 3 series
Страница 1: ...Series Technical Reference Manual 980327 02 3 S3GX_TRMBook Page i Friday September 19 1997 11 39 am...
Страница 8: ...viii S3GX_TRMBook Page viii Friday September 19 1997 11 39 am...
Страница 28: ...1 16 Architecture Overview Microcontroller Subsystem S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Страница 44: ...2 16 The SPARC CPU SBus Controller S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Страница 76: ...5 8 SCSI Controller DMA Support S3GX_TRMBook Page 8 Friday September 19 1997 11 39 am...
Страница 82: ...6 6 Ethernet Interface DMA Support for Network Operations S3GX_TRMBook Page 6 Friday September 19 1997 11 39 am...
Страница 96: ...7 14 PCMCIA Interface Microcontroller Registers S3GX_TRMBook Page 14 Friday September 19 1997 11 39 am...
Страница 146: ...9 28 MODEM Class 2 Fax Command Set S3GX_TRMBook Page 28 Friday September 19 1997 11 39 am...
Страница 180: ...11 30 Display Interface RAMDAC S3GX_TRMBook Page 30 Friday September 19 1997 11 39 am...
Страница 210: ...B 10 Connector Information Removable Hard Drive SCSI Connector S3GX_TRMBook Page 10 Friday September 19 1997 11 39 am...
Страница 216: ...Index vi S3GX_TRMBook Page vi Friday September 19 1997 11 39 am...