1-10
Architecture Overview
Fast I/O Subsystem
1.7.3
Interrupt Controller
The interrupt controller co-ordinates all on-board interrupt functions. These
include all internal sources and a number of signals from elsewhere within
the system. The microSPARC II uses a 4-bit priority encoded interrupt
mechanism. The SLAVIO provides control and priority encoding for all of
the system interrupt sources. For more information about the SPARCbook
3 interrupts system, see Section 3.2, “Interrupts”, on page 3-5.
1.7.4
EBus Interface and Controller
The SLAVIO provides an 8-bit bus called the EBus for a number of slower
auxiliary devices. The EBus interface of the SLAVIO supports the Boot
ROM; the real time clock and SRAM; and the system clock control port.
This is illustrated in Figure 1-5.
1.8
Fast I/O Subsystem
The Fast I/O Subsystem includes the SCSI, parallel and network interfaces.
These are controlled by the NCR89C105 MACIO. This device is a custom
ASIC designed to be operated with the NCR89C100 SLAVIO as a
two-chip set. The key features of the MACIO include:
•
53C90 style SCSI controller (Emulex FAS100A compatible)
•
7990 style Ethernet controller
•
Parallel port interface
•
Dual 64 byte FIFOs
•
IEEE-1496 SBus DMA controller
This section describes each of these features.
1.8.1
SCSI Controller
The SCSI controller provides a 10Mbyte/sec 8-bit interface able to support
up to eight SCSI devices. The SPARCbook 3 counts as one device, and the
hard disk counts as a second, making it possible to add six external devices.
The SPARCbook 3 is fitted with a 50-pin high density SCSI-2 connector.
For more information, refer to Chapter 5, “SCSI Controller”. For
information about the connections, refer to Appendix B, “Connector
Information”.
S3GX_TRMBook Page 10 Friday, September 19, 1997 11:39 am
Содержание SPARCbook 3 series
Страница 1: ...Series Technical Reference Manual 980327 02 3 S3GX_TRMBook Page i Friday September 19 1997 11 39 am...
Страница 8: ...viii S3GX_TRMBook Page viii Friday September 19 1997 11 39 am...
Страница 28: ...1 16 Architecture Overview Microcontroller Subsystem S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Страница 44: ...2 16 The SPARC CPU SBus Controller S3GX_TRMBook Page 16 Friday September 19 1997 11 39 am...
Страница 76: ...5 8 SCSI Controller DMA Support S3GX_TRMBook Page 8 Friday September 19 1997 11 39 am...
Страница 82: ...6 6 Ethernet Interface DMA Support for Network Operations S3GX_TRMBook Page 6 Friday September 19 1997 11 39 am...
Страница 96: ...7 14 PCMCIA Interface Microcontroller Registers S3GX_TRMBook Page 14 Friday September 19 1997 11 39 am...
Страница 146: ...9 28 MODEM Class 2 Fax Command Set S3GX_TRMBook Page 28 Friday September 19 1997 11 39 am...
Страница 180: ...11 30 Display Interface RAMDAC S3GX_TRMBook Page 30 Friday September 19 1997 11 39 am...
Страница 210: ...B 10 Connector Information Removable Hard Drive SCSI Connector S3GX_TRMBook Page 10 Friday September 19 1997 11 39 am...
Страница 216: ...Index vi S3GX_TRMBook Page vi Friday September 19 1997 11 39 am...