
Obsolete Product(s) - Obsolete Product(s)
Obsolete Product(s) - Obsolete Product(s)
ST7LITEUS2, ST7LITEUS5
Electrical characteristics
95/136
Figure 39.
f
CPU
maximum operating frequency versus V
DD
supply voltage
12.3.2 Operating
conditions
with
low voltage detector (LVD)
T
A
= -40 to 125 °C, unless otherwise specified
f
CPU
[MHz]
SUPPLY VOLTAGE [V]
8
4
2
0
2.0
2.4
3.3
3.5
4.0
4.5
5.0
FUNCTIONALITY
NOT GUARANTEED
IN THIS AREA
5.5
FUNCTIONALITY
GUARANTEED
IN THIS AREA
(UNLESS OTHERWISE
STATED IN THE
TABLES OF
PARAMETRIC DATA)
2.7
Table 47.
Operating characteristics with LVD
Symbol
Parameter
Conditions
Min Typ
Max Unit
V
IT+
(LVD)
Reset release threshold
(V
DD
rise)
High threshold
Med. threshold
Low threshold
3.9
3.2
2.5
4.2
3.5
2.7
4.5
3.8
3.0
V
V
IT-
(LVD)
Reset generation threshold
(V
DD
fall)
High threshold
Med. threshold
Low threshold
3.7
3.0
2.4
4.0
3.3
2.6
4.3
3.6
2.9
V
hys
LVD voltage threshold
hysteresis
V
IT+
(LVD)
-V
IT-
(LVD)
150
mV
V
tPOR
V
DD
rise time rate
(1)(2)
1.
Not tested in production. The V
DD
rise time rate condition is needed to ensure a correct device power-on and LVD reset
release. When the V
DD
slope is outside these values, the LVD may not release properly the reset of the MCU
2.
Use of LVD with capacitive power supply: with this type of power supply, if power cuts occur in the application, it is
recommended to pull V
DD
down to 0V to ensure optimum restart conditions. Refer to circuit example in
20
μ
s/V
I
DD(LVD)
(3)
3.
Not tested in production.
LVD/AVD current consumption
V
DD
= 5 V
220
μ
A
Obsolete Product(s) - Obsolete Product(s)