ment once per second. The value of
rtcs
is memory-mapped and can be read as a single
32-bit register over the AON TileLink bus.
The
rtccmp
register holds a 32-bit value that is compared against
rtcs
, the scaled real-time
clock counter. If
rtcs
is greater than or equal to
rtccmp
, the
rtccmpip
interrupt pending bit is
set. The
rtccmpip
interrupt pending bit is read-only. The
rtccmpip
bit can be cleared down by
writing a value to
rtccmp
that is greater than
rtcs
.
rtccmp0: Comparator 0 (
rtccmp0
)
Register Offset
0x60
Bits
Field Name
Attr.
Rst.
Description
[31:0]
rtccmp0
RW
X
Comparator 0
Table 49:
rtccmp0: Comparator 0
Chapter 15 Real-Time Clock (RTC)
FE310-G003 Manual
© SiFive, Inc.
Page 74
Содержание FE310-G003
Страница 1: ...SiFive FE310 G003 Manual v1p1 SiFive Inc ...