The SiFive FE310-G003 includes the JTAG debug transport module (DTM) described in
The
RISC‑V Debug Specification 0.13
. This enables a single external industry-standard 1149.1
JTAG interface to test and debug the system. The JTAG interface is directly connected to input
pins.
The JTAG controller includes the standard TAPC state machine shown in Figure 13. The state
machine is clocked with TCK. All transitions are labelled with the value on TMS, except for the
arc showing asynchronous reset when TRST=0.
Figure 13:
JTAG TAPC state machine.
The JTAG logic must be asynchronously reset by asserting the power-on-reset signal. This dri-
ves an internal
jtag_reset
signal.
Asserting
jtag_reset
resets both the JTAG DTM and debug module test logic. Because parts
of the debug logic require synchronous reset, the
jtag_reset
signal is synchronized inside the
FE310-G003.
Chapter 21 Debug
FE310-G003 Manual
© SiFive, Inc.
Page 117
Содержание FE310-G003
Страница 1: ...SiFive FE310 G003 Manual v1p1 SiFive Inc ...