![rtd DM35820HR Скачать руководство пользователя страница 54](http://html1.mh-extra.com/html/rtd/dm35820hr/dm35820hr_user-manual_1497527054.webp)
RTD Embedded Technologies, Inc.
|
www.rtd.com
54
DMx820 User’s Manual
Field
Description
12 Strobe1
11 Prog. Clock 3
10 Prog. Clock 2
9 Prog. Clock 1
8 Prog. Clock 0
7 82C54 TC B2
6 82C54 TC B1
5 82C54 TC B0
4 82C54 TC A2
3 82C54 TC A1
2 82C54 TC A0
1 Reserved
0 25 MHz
ADVINTn_PORTx_MASK
This register determines if a bit is checked for the match and event interrupts.
Note:
If Match mode is selected, and all bits are masked, an interrupt will be generated immediately.
15
14
13
12
11
10
9
8
Px_15
Px_14
Px_13
Px_12
Px_11
Px_10
Px_9
Px_8
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
7
6
5
4
3
2
1
0
Px_7
Px_6
Px_5
Px_4
Px_3
Px_2
Px_1
Px_0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
Field
Description
Px_[15:0]
Bit mask. Bit definitions are:
‘0’ = Bit is used for match/event
‘1’ = Bit is ignored
ADVINTn_PORTx_CMP
The compare register is used for the Match interrupt. When all selected bits in this register match all selected bits on the input ports, an
interrupt is generated.
15
14
13
12
11
10
9
8
Px_15
Px_14
Px_13
Px_12
Px_11
Px_10
Px_9
Px_8
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
7
6
5
4
3
2
1
0
Px_7
Px_6
Px_5
Px_4
Px_3
Px_2
Px_1
Px_0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
RW,+0
Field
Description
Px_[15:0]
Compare Value. Bit definitions are:
‘0’ = Interrupt when this bit is ‘0’ (when selected)
‘1’ = Interrupt when this bit is ‘1’ (when selected)
ADVINTn_PORTx_CAPT
The Capture register latches the input ports when an interrupt is generated. All values are latched, regardless of the Mask register, or if the
port is an input or output.
15
14
13
12
11
10
9
8
Px_15
Px_14
Px_13
Px_12
Px_11
Px_10
Px_9
Px_8
R,+0
R,+0
R,+0
R,+0
R,+0
R,+0
R,+0
R,+0