RTD Embedded Technologies, Inc.
|
www.rtd.com
47
DMx820 User’s Manual
Field
Description
25 PWM1 Interrupt
24 PWM0 Interrupt
23 Reserved
22 Reserved
21 Incremental Encoder 1 Interrupt
20 Incremental Encoder 0 Interrupt
19 Reserved
18 82C54 Interrupt
17 Advanced Interrupt 1 Interrupt
16 Advanced Interrupt 0 Interrupt
15 Inverted Strobe2
14 Inverted Strobe1
13 Strobe2
12 Strobe1
11 Prog. Clock 3
10 Prog. Clock 2
9 Prog. Clock 1
8 Prog. Clock 0
7 82C54 TC B2
6 82C54 TC B1
5 82C54 TC B0
4 82C54 TC A2
3 82C54 TC A1
2 82C54 TC A0
1 Reserved
0 25 MHz
FIFOn_OUT_CLK
This register selects the output clock to the FIFO. At every positive edge of the output clock, a new word available at the FIFO output.
15
5
4
0
Reserved
CLOCK_SEL[4:0]
R,+0
RW,+0
Field
Description
CLOCK_SEL[4:0]
Selects the input clock input to this FIFO channel. Value
definitions are:
31 PCI Write to FIFOn_RW_PORT
30 PCI Read from FIFOn_RW_PORT
29 Prog. Clock 3 Interrupt
28 Prog. Clock 2 Interrupt
27 Prog. Clock 1 Interrupt
26 Prog. Clock 0 Interrupt
25 PWM1 Interrupt
24 PWM0 Interrupt
23 Reserved
22 Reserved
21 Incremental Encoder 1 Interrupt
20 Incremental Encoder 0 Interrupt
19 Reserved
18 82C54 Interrupt
17 Advanced Interrupt 1 Interrupt
16 Advanced Interrupt 0 Interrupt
15 Inverted Strobe2
14 Inverted Strobe1
13 Strobe2
12 Strobe1
11 Prog. Clock 3
10 Prog. Clock 2
9 Prog. Clock 1
8 Prog. Clock 0