![Renesas mPD98431 Скачать руководство пользователя страница 93](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626093.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
91
RFIC1 - Receive FIFO configuration register 1 (register address A[7:0] = 9BH) R/W
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RFDMH
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFDML
Bit
Name
Function
Default
31:27
–
Reserved. Write 0 to these bits.
0
26:16
RFDMH
Pause frame transmission level.
If the quantity of data in the receive FIFO exceeds the value of this field
when the transmission flow control function is enabled, a pause frame
having the pause timer value set by the MACC3 register is automatically
transmitted.
7FFH
15:11
–
Reserved. Write 0 to these bits.
0
10:0
RFDML
Zero frame transmission level.
If the transmission flow control function is enabled and if the quantity of
data in the receive FIFO has once exceeded the value set to the RFDMH
field and then falls below the value of this field, a control frame with a
pause timer value of 0 is automatically transmitted.
Caution
The relation between the set value of RFDMH and that of
RFDML must be as follows:
0
≤≤≤≤
RFDML
≤≤≤≤
RFDMH
≤≤≤≤
7FFH
000H
Caution In the FIFO of the
µµµµ
PD98431, the packet data quantity is used in 4-byte units in the 32-bit bus
mode and in 8-byte units in the 64-bit bus mode. If a fraction occurs at the end of a packet, the
value rounded up in data units of each bus mode is regarded as the quantity of the accumulated
data in the FIFO. To compare the data quantities of RFDMH, RFDML, and FIFO, each register
value plus 1 data unit (4 bytes in the 32-bit bus mode or 8 bytes in the 64-bit bus mode), and the
quantity of the data accumulated in the previous data units are used.
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...