![Renesas mPD98431 Скачать руководство пользователя страница 21](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626021.webp)
CHAPTER 2 PIN FUNCTIONS
User’s Manual S14054EJ4V0UM
19
(3/3)
Pin Name
Pin No.
I/O
Function
RXFDQ[3:0]/
FDQ[3:0]
204, 12, 111, 203
O / O/I,
3-state
Receive data attribute/FIFO bus attribute.
These signals indicate the attribute of data on the FIFO bus. The functions of
these signals differ as follows depending on the bus mode:
(1) 32-bit dual bus mode
These signals function as RXFDQ[3:0] and output the attribute of the
receive data output onto RXFD[31:0] when the FIFO bus is accessed by
the receive FIFO for read. For the output pattern of RXFDQ[3:0], refer to
Table 3-3
.
(2) 64-bit single bus mode
These signals function as FDQ[3:0] and input the attribute of the transmit
data on FD[63:0] when the transmit FIFO is accessed for write. When
the receive FIFO is accessed for read, the attribute of the receive data
output onto FD[63:0] is output. For the input pattern and output pattern
of FDQ[3:0], refer to
Tables 3-2
and
3-4
.
TXFDQ[3:0]
247, 67, 162, 248
I
Transmit data attribute.
These signals indicate the attribute of the transmit data on the FIFO bus in
the 32-bit dual bus mode. They indicate the attribute of the transmit data on
FD[63:0] when the transmit FIFO is accessed for write. For the input pattern
of TXFDQ[3:0], refer to
Table 3-1
. These signals are meaningless in the 64-
bit single bus mode.
TXFBA[7:0]
156, 61, 245, 157,
62, 246, 159, 158
O,
3-state
Transmit FIFO buffer available.
When these signals are high, the transmit FIFO has space to which transmit
data can be written. If the quantity of the data in the transmit FIFO exceeds
the value set to the TFDMH field of the TFIC register, these signals go low.
A TXFBA signal is provided for each port, and TXFBA[n] is the TXFBA signal
of port n.
RXFA
113
O,
3-state
Receive frame available.
When this signal is high, the port indicated by RXFPT has at least one packet
from the receive data stream that is ready to be transferred to the host
system.
PASS
249
I
Receive frame pass.
This signal is input to start transfer of the receive data currently on the FIFO
bus when the bus is accessed by the receive FIFO for read.
SKIP
69
I
Receive frame skip.
This signal is input to skip the port currently on the FIFO bus and read data
from the next port when the FIFO bus is accessed by the receive FIFO for
read.
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...