![Renesas mPD98431 Скачать руководство пользователя страница 72](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626072.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
70
LSA1 - Station address register 1 (register address A[7:0] = 15H) R/W
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SA[15:0]
Bit
Name
Function
Default
31:16
–
Reserved. Write 0 to these bits.
0
15:0
LSA1
Station address SA[47:32].
SA[47:0] are used for comparison of a source address when a pause control
frame is assembled and a destination address when address filtering is used.
0
LSA2 - Station address register 2 (register address A[7:0] = 16H) R/W
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SA[31:16]
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SA[15:0]
Bit
Name
Function
Default
31:0
LSA2
Station address SA[31:0].
0
PTVR - Pause timer value read register (register address A[7:0] = 17H) Read only
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PTCT[15:0]
Bit
Name
Function
Default
31:16
–
Reserved
–
15:0
PTCT
Pause timer counter.
This field indicates the current value of the pause timer.
Caution This register holds a valid value while the reception control flow
is enabled (while the RXFC bit of the MACC1 register is 1).
0
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...