![Renesas mPD98431 Скачать руководство пользователя страница 89](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626089.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
87
RSVREG - Receive status register (register address A[7:0] = 95H) Read only
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RBYT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RLENE
VLAN
USOP
RPCF
RCFR
DBNB
RBRO
RMUL
RXOK
RLOR
RLER
RCRCE
RCV
CEPS
REPS
PAIG
This register indicates an interrupt source when the INT# signal is made low by the status of a receive packet
(except bits 31 through 16). If the interrupt of each bit occurs, the corresponding bit is set to 1 and the INT# signal is
made low. If an interrupt is caused by the source masked by the RIMR register, only the corresponding bit of this
register is set to 1 and the INT# signal is not made low.
This register is updated each time the MAC module receives a packet.
If this register is read when the SRRC bit of the MISCR register is set to 1, all the bits are automatically cleared.
(1/2)
Bit
Name
Function
Default
31:16
RBYT
Receive byte count.
This field indicates the length of the received packet in byte units.
–
15
RLENE
Receive packet length error.
When this bit is 1, it indicates that the length of the receive packet is less
than 64 octet or greater than 1518 octet. (less than 64 octet or greater than
1522 octet in the case of VLAN)
0
14
VLAN
VLAN frame.
When this bit is 1, it indicates that the VPID field of the received packet
coincides with the value of the VLTP register. This bit is not set to 1 if a
CRC error or RXER occurs.
0
13
USOP
Reception of control frame including undefined op code.
When this bit is 1, it indicates that a control frame including an undefined
op code has been received. This bit is not set to 1 if a CRC error occurs.
0
12
RPCF
Pause control frame reception.
When this bit is 1, it indicates that a pause control frame has been
received. This bit is not set to 1 if a CRC error occurs.
0
11
RCFR
Control frame reception.
When this bit is 1, it indicates that a control frame has been received. This
bit is not set to 1 if a CRC error occurs.
0
10
DBNB
Reception of a packet including dribble nibble.
When this bit is 1, it indicates that a dribble nibble has occurred in the
received packet.
0
9
RBRO
Broadcast packet reception.
When this bit is 1, it indicates that a broadcast packet has been received.
0
8
RMUL
Multicast packet reception.
When this bit is 1, it indicates reception of a multicast packet or a broadcast
packet.
0
7
RXOK
End of reception
When this bit is 1, it indicates that reception has been completed. This bit
is not set to 1 if a CRC error or RXER occurs.
0
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...