![Renesas mPD98431 Скачать руководство пользователя страница 92](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626092.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
90
PCSC - PCS configuration register (register address A[7:0] = 98H) R/W
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PCRST
INTLB
EXINT
ENJAE
Bit
Name
Function
Default
31:4
–
Reserved. Write 0 to these bits.
0
3
PCRST
PCS block software reset.
When this bit is set to 1, software reset is executed.
To clear software reset, write 0 to this bit.
0
2
INTLB
PCS loopback.
When this bit is set to 1, the PCS transmit data output is looped back as
PCS receive data input.
0
1
EXINT
Physical layer interface selection.
This bit selects an interface with the physical layer device.
When this bit is cleared to 0, the MII mode is selected; when it is set to 1,
the 10 Mbps serial mode is selected.
0
0
ENJAB
Jabber protection enable.
When this bit is set to 1, the jabber packet is not transmitted in the 10 Mbps
serial mode.
0
Remark
When switching the settings of bits other than the software reset bits, be sure to execute software reset
after setting the registers. Refer to
3.16 (4) Cautions on switching settings of MACC1, MACC2,
MACC3, PCSC registers
.
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...