![Renesas mPD98431 Скачать руководство пользователя страница 46](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626046.webp)
CHAPTER 3 FUNCTIONAL DESCRIPTION
User’s Manual S14054EJ4V0UM
44
Figure 3-8. Timing for Changing Port After Completion of Received Data Read (2/2)
(b) Example in 64-bit single bus mode
FCLK
FEN#
FRW
RXFA
FDQ[3]
FDQ[2]
FDQ[1]
FDQ[0]
RXFPT[2:0]
FD[63:0]
PASS
SKIP
Port N
Port M
Start
Middle
Middle
3 byte
ending
2nd
word
64 bits
3rd
word
64 bits
n th
word
64 bits
1st word
64 bits
n
−
1 th
word
64 bits
n
−
2 th
word
64 bits
n
−
3 th
word
64 bits
Idle
The filtering condition of the receive data written from the network side to the receive FIFO can be set by
using a register. If the register is set so that a packet including a CRC error, control frame, or short packet is
not received, these packets are stored briefly in the receive FIFO. However, the contents of the receive
FIFO are cleared when the CRC error is confirmed, and the
µ
PD98431 does not inform the host system that
it stored the packets. The same applies to address filtering. A packet that does not satisfy the filtering
condition is deleted from the receive FIFO and is not transferred to the host system.
If the receive FIFO overflows, the packet being received is written to the receive FIFO. However, the data
already stored in the receive FIFO after the overflow has been detected is cleared and is not transferred to
the host system.
If data less than 8 bytes long is stored in the receive FIFO from the network side, the receive FIFO
unconditionally deletes this data.
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...