![Renesas mPD98431 Скачать руководство пользователя страница 61](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626061.webp)
CHAPTER 3 FUNCTIONAL DESCRIPTION
User’s Manual S14054EJ4V0UM
59
Figure 3-15. Output of MII Data to Mirror Port
TXCLK
TXD[3:0]
TXEN
TXER
CRS
COL
RXCLK
RXD[3:0]
RXDV
RXER
TXCLK
TXD[3:0]
TXEN
TXER
[10/100M MAC]
[Mirror port]
Port 0 or 4
PD98431
µ
(1) Transmit MII data mirror port output
TXCLK
TXD[3:0]
TXEN
TXER
CRS
COL
RXCLK
RXD[3:0]
RXDV
RXER
TXCLK
TXD[3:0]
TXEN
TXER
PD98431
µ
(2) Receive MII data mirror port output
Port 0 to 3
or
port 4 to 7
Synchronization
circuit
[10/100M MAC]
[Mirror port]
Port 0 or 4
Port 0 to 3
or
port 4 to 7
Synchronization
circuit
Ports 1, 2, and 3 use port 0 as the mirror port. Ports 5, 6, and 7 use port 4 as the mirror port. Mirror ports 0 and 4
are enabled by setting the P0EN bit and P4EN bit of the MIRR register to 1, respectively. When the P0EN or P4EN
bit is set to 1, the MII data stream of a port selected by the MP0[1:0] or MP4[1:0] field of the MIRR register is output
to the corresponding mirror port as a transmit MII data stream. Whether the mirrored data stream is transmit data or
receive data is selected by using the T/R0 or T/R4 bit of the MIRR register. Tables 3-6 and 3-7 show the relation
between the setting of the MIRR register and the MII data stream output to the mirror port.
Table 3-6. Setting of Mirror Port 0
Mirror Port
[P0EN = 1]
Port Selection
MP0[1:0]
Transmission/
Reception Selection
T/R0
Mirror Port 0 MII Output
00
0
Port 0 MII receive data
00
1
Port 0 MII transmit data
01
0
Port 1 MII receive data
01
1
Port 1 MII transmit data
10
0
Port 2 MII receive data
10
1
Port 2 MII transmit data
11
0
Port 3 MII receive data
Port 0
11
1
Port 3 MII transmit data
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...