![Renesas mPD98431 Скачать руководство пользователя страница 86](http://html.mh-extra.com/html/renesas/mpd98431/mpd98431_user-manual_1440626086.webp)
CHAPTER 4 REGISTER DESCRIPTION
User’s Manual S14054EJ4V0UM
84
TSVREG1 - Transmit status register 1 (register address A[7:0] = 93H) Read only
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TCBC
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CSE
TBP
ITPP
TPCF
TCFR
TGNT
LCOL
ECOL
TEDFR
TDFR
TBRO
TMUL
TDONE TFLOR
TFLER TCRCE
This register indicates an interrupt source when the INT# signal is made low by the status of a transmit packet
(except bits 31 through 16). If the interrupt of each bit occurs, the corresponding bit is set to 1 and the INT# signal is
made low. If an interrupt is caused by a source masked by the TIMR register, only the corresponding bit of this
register is set to 1 and the INT# signal is not made low.
This register is updated at the end of each transmission or when transmission is aborted.
If this register is read when the SRRC bit of the MISCR register is set to 1, all the bits are automatically cleared.
(1/2)
Bit
Name
Function
Default
31:20
–
Reserved. Write 0 to these bits.
–
19:16
TCBC
Collision count.
This field indicates the number of collisions that have occurred until
transmission is completed. This bit is cleared to 0 if transmission is
aborted.
15
CSE
Carrier sense error.
When this bit is 1, it indicates that a carrier sense error has occurred during
transmission.
0
14
TBP
Back pressure.
When this bit is 1, it indicates that a dummy packet has been transmitted
by backpressure and that a collision has occurred.
0
13
ITPP
Transmission request during pause.
When this bit is 1, it indicates that transmission of the packet requested has
been completed during pause. This bit is not set to 1 if the packet
requested to be transmitted during pause is the pause frame automatically
transmitted by the
µ
PD98431.
0
12
TPCF
Pause control frame transmission.
When this bit is 1, it indicates that a pause control frame has been
transmitted.
0
11
TCFR
Control frame transmission.
When this bit is 1, it indicates that a control frame has been transmitted.
0
10
TGNT
Transmission of packet of length exceeding LMAX.
When this bit is 1, it indicates that a packet with a length exceeding the
packet length specified by the LMAX register has been transmitted. This
bit is set to 1 only when the HUGEN bit of the MACC1 register is 0.
0
9
LCOL
Late collision.
When this bit is 1, it indicates that a collision exceeding the collision
window set by the CLRT register has occurred.
0
8
ECOL
Excessive collision.
When this bit is 1, it indicates that the number of collisions has exceeded
the maximum retransmission count set by the CLRT register.
0
Содержание mPD98431
Страница 4: ...User s Manual S14054EJ4V0UM 2 MEMO ...