Rev.2.00 Oct 16, 2006 page 257 of 354
REJ09B0340-0200
M30245 Group
2. Watchdog Timer
Reserved bit
Must always be “0”
Watchdog timer control register [Address 000F
16
]
WDC
Setting watchdog timer control register
b7
b0
Setting watchdog timer start register
The watchdog timer is initialized and starts counting with a write instruction to
this register. The watchdog timer value is always initialized to “7FFF
16
”
regardless of the value written.
Watchdog timer start register [Address 000E
16
]
WDTS
b0
b7
Cancel protect register
Enables writing to processor mode register 0 and 1 (addresses 0004
16
and
0005
16
)
1: Write-enabled
Reserved bit
Protect register [Address 000A
16
]
PRCR
b7
b0
1
Generating watchdog
timer interrupt
0 0
Prescaler select bit
0 : Divided by 16
1 : Divided by 128
Software reset
Software reset bit
The device is reset when this bit is set to “1”.
The value of this bit is “0” when read.
Processor mode register 0 [Address 0004
16
]
PM0
b7
b0
1
0
Figure 2.12.4. Set-up procedure of watchdog timer interrupt (watchdog timer interrupt)
Содержание M16C FAMILY
Страница 12: ...Chapter 1 Hardware...
Страница 13: ...See M30245 group datasheet...
Страница 14: ...Chapter 2 Peripheral Functions Usage...
Страница 303: ...THIS PAGE IS BLANK FOR REASONS OF LAYOUT...
Страница 304: ...Chapter 3 Examples of Peripheral Functions Applications...
Страница 340: ...Chapter 4 External Buses...
Страница 361: ...THIS PAGE IS BLANK FOR REASONS OF LAYOUT...
Страница 362: ...Chapter 5 Standard Characteristics...
Страница 369: ...1753 Shimonumabe Nakahara ku Kawasaki shi Kanagawa 211 8668 Japan M30245 Group REJ09B0340 0200 User s Manual...