
P5040/P5020 Reference Design Board User Guide, Rev. 0
48
Freescale Semiconductor
Programming Model
7
Programming Model
7.1
ngPIXIS Registers
The ngPIXIS (FPGA) device contains several software accessible registers; they are accessed from the
base address programmed for the eLBC LCS3 signal.
is the register map for the ngPIXIS device.
SW12
(see
1
SW_cfg_pixisopt[0]
Static
2
SW_cfg_pixisopt[1]
3
iplwp-FPGA Ex Config Data
WP
SW_IPLWP
4
cfgwp-FPGA Config Data WP
SW_CFGWP
5
ATX-PS System Power
ON/OFF after ATX_PS ON
SW_RP_CNTRL
6
spare6
—
7–8
cfg_cfgopt[0:1]-System
Config: Switches/I
2
C
Content[0:1]
Static
SW15
(see
1-4
PDN_CFG[0:3]
Static
5
SW_PROC_SEL2
6–8
spare
SW17
(see
1-4
Reserved
1
XAUI_JTAG_SEL1
2
XAUI_JTAG_SEL0
3
P1_DEVSEL
4-8
P2_DEVSEL
Table 26. ngPIXIS Register Map
Base Address Offset
Name
ngPIXIS (PX) Register
Access
Reset
0x00
PX_ID
System ID
R
0x20
0x01
PX_ARCH
System Architecture
R
Board
revision-dependant
0x02
PX_SCVER
System Control Version
R
FPGA
version-dependant
0x03
PX_CSR
General Control/Status
R/W
0x00
Table 25. Configuration Switches (continued)
Group
Switches
Configuration Signals
Class