Ethernet Controller Programming Model
MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
25-55
IMASK controls which interrupt events can generate an interrupt. All implemented bits in this
CSR are R/W. This register is cleared upon a hardware reset. If the corresponding bits in both the
IEVENT and IMASK registers are set, an interrupt is generated. The interrupt signal remains
asserted until the IEVENT bit is cleared either by writing a 1 to it, or by writing a 0 to the
corresponding IMASK bit.
GRSC
23
0
Graceful Receive Stop Complete
Generates an interrupt when a graceful receive stop is
completed. It indicates that it is safe to write to the receive
registers (status, control or configuration registers) in use by
the system during normal operation.
0
No graceful stop completed.
1
Graceful stop completed.
RXF0
24
0
Receive Frame Interrupt 0
A frame was received in queue 0 and the last RxBD in that
frame was updated. This occurs only if the Interrupt (I) bit in
the BD status word is set.
0
No receive frame interrupt.
1
Receive frame interrupt.
RXF1
25
0
Receive Frame Interrupt 1
A frame was received in queue 1 and the last RxBD in that
frame was updated. This occurs only if the Interrupt (I) bit in
the BD status word is set.
0
No receive frame interrupt.
1
Receive frame interrupt.
RXF2
26
0
Receive Frame Interrupt 2
A frame was received in queue 2 and the last RxBD in that
frame was updated. This occurs only if the Interrupt (I) bit in
the BD status word is set.
0
No receive frame interrupt.
1
Receive frame interrupt.
RXF3
27
0
Receive Frame Interrupt 3
A frame was received in queue 3 and the last RxBD in that
frame was updated. This occurs only if the Interrupt (I) bit in
the BD status word is set.
0
No receive frame interrupt.
1
Receive frame interrupt.
—
28–31
—
Reserved. Write to zero for future compatibility.
IMASK
Interrupt Mask Register
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
RXCEN BSYEN EBERREN — MSROEN GTSCEN BTEN TXCEN TXEEN TXBEN TXFEN IEEN LCEN CRLEN XFUNEN
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
RXBEN0 RXBEN1 RXBEN2 RXBEN3
—
GRSCEN RXFEN0 RXFEN1 RXFEN2 RXFEN3
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-20. IMASK Bit Descriptions
Bit
Reset
Description
Settings
0
0
Reserved. Write to zero for future compatibility.
RXCEN
1
0
Receive Control Interrupt Enable
0
RCI disabled.
1
RCI enabled.
Table 25-19. IEVENT Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8113
Страница 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Страница 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Страница 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Страница 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Страница 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Страница 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Страница 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Страница 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Страница 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Страница 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Страница 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Страница 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Страница 544: ...MSC8113 Reference Manual Rev 0 16 46 Freescale Semiconductor Direct Memory Access DMA Controller ...
Страница 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Страница 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Страница 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Страница 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Страница 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Страница 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Страница 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Страница 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...