MSCM Memory Map/Register Definition
15.3.1 CPU Configuration Memory Map and Registers
The CPU configuration portion of the MSCM module provides a set of memory-mapped
read-only addresses defining the processor setup. This portion of the MSCM
programming model can only be accessed with privileged mode 32-bit read references;
any other access type or size are terminated with an error. If the processor is logically not
included in the chip configuration, reads of its configuration registers return zeroes.
The CPU Configuration registers are organized based on the logical processor number
(not any type of physical port number) and partitioned into several equal sections:
• Offset addresses 0x000 - 0x01F define the generic processor "x" configuration. This
region is only accessible to the processor core(s); reads by non-core bus masters are
treated as RAZ (read as zero) accesses.
• Offset addresses 0x020 - 0x03F define the configuration information for processor 0
(CP0). This region is accessible to any bus master.
Reads from any other bus master return all zeroes. Attempted user mode or write
accesses are terminated with an error.
MSCM memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4000_1000 Processor X Type Register (MSCM_CPxTYPE)
32
R
4000_1004 Processor X Number Register (MSCM_CPxNUM)
32
R
4000_1008 Processor X Master Register (MSCM_CPxMASTER)
32
R
4000_100C Processor X Count Register (MSCM_CPxCOUNT)
32
R
4000_1010 Processor X Configuration Register (MSCM_CPxCFG0)
32
R
4000_1014 Processor X Configuration Register (MSCM_CPxCFG1)
32
R
4000_1018 Processor X Configuration Register (MSCM_CPxCFG2)
32
R
4000_101C Processor X Configuration Register (MSCM_CPxCFG3)
32
R
4000_1020 Processor 0 Type Register (MSCM_CP0TYPE)
32
R
4000_1024 Processor 0 Number Register (MSCM_CP0NUM)
32
R
4000_1028 Processor 0 Master Register (MSCM_CP0MASTER)
32
R
4000_102C Processor 0 Count Register (MSCM_CP0COUNT)
32
R
4000_1030 Processor 0 Configuration Register (MSCM_CP0CFG0)
32
R
4000_1034 Processor 0 Configuration Register (MSCM_CP0CFG1)
32
R
4000_1038 Processor 0 Configuration Register (MSCM_CP0CFG2)
32
R
Table continues on the next page...
15.3
MSCM Memory Map/Register Definition
Kinetis KE1xF Sub-Family Reference Manual, Rev. 4, 06/2019
344
NXP Semiconductors
Содержание KE1xF Series
Страница 2: ...Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 2 NXP Semiconductors...
Страница 60: ...SysTick Clock Configuration Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 60 NXP Semiconductors...
Страница 114: ...Initialization application information Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 114 NXP Semiconductors...
Страница 138: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 138 NXP Semiconductors...
Страница 320: ...Private Peripheral Bus PPB memory map Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 320 NXP Semiconductors...
Страница 342: ...Functional Description Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 342 NXP Semiconductors...
Страница 360: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 360 NXP Semiconductors...
Страница 490: ...Interrupts Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 490 NXP Semiconductors...
Страница 550: ...Memory map and register definition Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 550 NXP Semiconductors...
Страница 562: ...Boot Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 562 NXP Semiconductors...
Страница 662: ...Power supply supervisor Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 662 NXP Semiconductors...
Страница 694: ...On chip resource access control mechanism Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 694 NXP Semiconductors...
Страница 706: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 706 NXP Semiconductors...
Страница 724: ...Application Information Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 724 NXP Semiconductors...
Страница 736: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 736 NXP Semiconductors...
Страница 750: ...Debug and Security Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 750 NXP Semiconductors...
Страница 798: ...Functional description Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 798 NXP Semiconductors...
Страница 808: ...Functional description Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 808 NXP Semiconductors...
Страница 866: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 866 NXP Semiconductors...
Страница 1164: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1164 NXP Semiconductors...
Страница 1178: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1178 NXP Semiconductors...
Страница 1380: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1380 NXP Semiconductors...
Страница 1472: ...Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1472 NXP Semiconductors...
Страница 1482: ...Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1482 NXP Semiconductors...