The PCSCFG configuration is used to disable LPSPI_PCS[3:2] functions and to use them
for quad-data transfers. This option must be enabled when performing quad-data
transfers.
46.4.3 Slave Mode
LPSPI slave mode uses the same shift register and logic as the master mode, but does not
use the clock configuration register and the transmit command register must remain static
during SPI bus transfers.
46.4.3.1 Transmit and Command FIFO
The transmit command register should be initialized before enabling the LPSPI in slave
mode, although the command register will not update until after the LPSPI is enabled.
Once enabled, the transmit command register should only be changed if the LPSPI is idle.
The following table lists how the command register functions in slave mode.
Table 46-5. LPSPI Command Word in Slave Mode
Field
Description
CPOL
Configures polarity of the external LPSPI_SCK input.
CPHA
Configures clock phase of transfer.
PRESCALE
Configures LPSPI functional clock prescaler.
PCS
Configures which LPSPI_PCS is used, the polarity of
LPSPI_PCS is static and configured by PCSPOL. If PCSCFG
is set, then PCS[3:2] should not be selected.
LSBF
Configures if LSB (bit 0) or MSB (bit 31 for a 32-bit word) is
transmitted/received first.
BYSW
Enables byte swap on each 32-bit word when transmitting
and receiving data. Can be useful when interfacing to devices
that organize data as big endean.
CONT
When set, only the first FRAMSZ bits will be transmitted/
received by the LPSPI.
CONTC
This bit is reserved in slave mode.
RXMSK
Masks the receive data and does not store to the receive
FIFO or perform receive data matching. Useful for half-duplex
transfers or to configure which fields are compared during
receive data matching.
Y
TXMSK
Masks the transmit data, so that data is not pulled from
transmit FIFO and the output data pin is tristated (unless
configured by OUTCFG). Useful for half-duplex transfers.
Y
WIDTH
Configures the number of bits shifted on each LPSPI_SCK
pulse. Single bit transfers support traditional SPI bus transfers
in either half-duplex or full-duplex data formats. Two and four
bit transfers are useful for interfacing to QuadSPI memory
Y
Table continues on the next page...
Chapter 46 Low Power Serial Peripheral Interface (LPSPI)
Kinetis KE1xF Sub-Family Reference Manual, Rev. 4, 06/2019
NXP Semiconductors
1231
Содержание KE1xF Series
Страница 2: ...Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 2 NXP Semiconductors...
Страница 60: ...SysTick Clock Configuration Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 60 NXP Semiconductors...
Страница 114: ...Initialization application information Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 114 NXP Semiconductors...
Страница 138: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 138 NXP Semiconductors...
Страница 320: ...Private Peripheral Bus PPB memory map Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 320 NXP Semiconductors...
Страница 342: ...Functional Description Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 342 NXP Semiconductors...
Страница 360: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 360 NXP Semiconductors...
Страница 490: ...Interrupts Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 490 NXP Semiconductors...
Страница 550: ...Memory map and register definition Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 550 NXP Semiconductors...
Страница 562: ...Boot Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 562 NXP Semiconductors...
Страница 662: ...Power supply supervisor Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 662 NXP Semiconductors...
Страница 694: ...On chip resource access control mechanism Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 694 NXP Semiconductors...
Страница 706: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 706 NXP Semiconductors...
Страница 724: ...Application Information Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 724 NXP Semiconductors...
Страница 736: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 736 NXP Semiconductors...
Страница 750: ...Debug and Security Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 750 NXP Semiconductors...
Страница 798: ...Functional description Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 798 NXP Semiconductors...
Страница 808: ...Functional description Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 808 NXP Semiconductors...
Страница 866: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 866 NXP Semiconductors...
Страница 1164: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1164 NXP Semiconductors...
Страница 1178: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1178 NXP Semiconductors...
Страница 1380: ...Usage Guide Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1380 NXP Semiconductors...
Страница 1472: ...Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1472 NXP Semiconductors...
Страница 1482: ...Kinetis KE1xF Sub Family Reference Manual Rev 4 06 2019 1482 NXP Semiconductors...