100
User’s Manual U11969EJ3V0UM00
CHAPTER 5 INTERRUPT/EXCEPTION PROCESSING FUNCTION
Table 5-1. Interrupt List (1/2)
Reset
Interrupt
RESET
–
Reset input
–
–
0000H
00000000H
Undefined
Non-maskable
Interrupt
NMI
–
NMI input
–
–
0010H
00000010H
nextPC
Exception
TRAP0n
Note
–
TRAP instruction
–
–
004n
Note
H
00000040H
nextPC
Exception
TRAP1n
Note
–
TRAP instruction
–
–
005n
Note
H
00000050H
nextPC
Exception trap
Exception
ILGOP
–
Illegal op code
–
–
0060H
00000060H
nextPC
Maskable
Interrupt
INTOV0/
OVIC0
Timer 0 overflow/
Pin/RPU
0
0080H
00000080H
nextPC
INTP04/
INTP04, INTP05 input
INTP05
Interrupt
INTOV1/
OVIC1
Timer 1 overflow/
Pin/RPU
1
0090H
00000090H
nextPC
INTP14
INTP14 input
Interrupt
INTP00/
CC0IC0
INTP00/CC00
Pin/RPU
2
00A0H
000000A0H
nextPC
INTCC00
coincidence
Interrupt
INTP01/
CC0IC1
INTP01/CC01
Pin/RPU
3
00B0H
000000B0H
nextPC
INTCC01
coincidence
Interrupt
INTP02/
CC0IC2
INTP02/CC02
Pin/RPU
4
00C0H
000000C0H
nextPC
INTCC02
coincidence
Interrupt
INTP03/
CC0IC3
INTP03/CC03
Pin/RPU
5
00D0H
000000D0H
nextPC
INTCC03
coincidence
Interrupt
INTCP10
P1IC0
INTP10 input
Pin
6
00E0H
000000E0H
nextPC
Interrupt
INTCP11
P1IC1
INTP11 input
Pin
7
00F0H
000000F0H
nextPC
Interrupt
INTCP12
P1IC2
INTP12 input
Pin
8
0100H
00000100H
nextPC
Interrupt
INTCP13
P1IC3
INTP12/INTP13 input
Pin
9
0110H
00000110H
nextPC
Interrupt
INTCM10
CM1IC0
CM10 coincidence
RPU
10
0120H
00000120H
nextPC
Interrupt
INTCM11
CM1IC1
CM11 coincidence
RPU
11
0130H
00000130H
nextPC
Interrupt
INTP20/
CM2IC0
INTP20/CM20
Pin/RPU
12
0140H
00000140H
nextPC
INTCM20
coincidence
Interrupt
INTP21/
CM2IC1
INTP21/CM21
Pin/RPU
13
0150H
00000150H
nextPC
INTCM21
coincidence
Interrupt
INTP22/
CM2IC2
INTP22/CM22
Pin/RPU
14
0160H
00000160H
nextPC
INTCM22
coincidence
Interrupt
INTP23/
CM2IC3
INTP23/CM23
Pin/RPU
15
0170H
00000170H
nextPC
INTCM23
coincidence
Interrupt
INTP24/
CM2IC4
INTP24/CM24
Pin/RPU
16
0180H
00000180H
nextPC
INTCM24
coincidence
Note n: value of 0 to FH
Remarks 1. Default Priority : Priority that takes precedence when two or more maskable interrupt requests
occur at the same time. The highest priority is 0.
Restored PC
: The value of the PC saved to EIPC or FEPC when interrupt/exception processing
is started. However, the value of the PC saved when an interrupt is granted during
the DIVH (division) instruction execution is the value of the PC of the current
instruction (DIVH).
2. The execution address of the illegal instruction when an illegal op code exception occurs is calculated
with (Restored PC – 4).
Generating Source
Type
Name
Generating
Unit
Default
Priority
Vector
Address
Restored
PC
Exception
Code
Interrupt/Exception Source
Control
Register
Classification
Software
exception
Содержание V854 UPD703006
Страница 2: ...2 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 22: ...22 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 80: ...80 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 134: ...134 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 156: ...156 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 294: ...294 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 320: ...320 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 324: ...324 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 336: ...336 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 376: ...376 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 382: ...382 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 394: ...394 User s Manual U11969EJ3V0UM00 MEMO ...
Страница 396: ...396 User s Manual U11969EJ3V0UM00 MEMO ...