http://www.motorola.com/computer/literature
IN-3
I
N
D
E
X
Global Configuration Register
I
I/O Base Register
In-Service Register (ISR)
interpretation of MID3-MID0
Interprocessor Interrupt Dispatch Registers
interprocessor interrupts
interprocessor interrupts (IPI)
Interrupt Acknowledge Register
Interrupt Acknowledge Registers
Interrupt Enable control bits
interrupt handling
Interrupt Pending Register (IPR)
Interrupt Request Register (IRR)
interrupt router
interrupt selector (IS)
interrupt source priority
Interrupt Task Priority Registers
interrupter and interrupt handler
introduction
,
,
IPI Vector/Priority Registers
ISA DMA channels
ISA local resource bus
L
L2 cache support
L2CLM_
Large Scale Integration (LSI)
little-endian mode
LM/SIG Control Register
LM/SIG Status Register
Location Monitor Lower Base Address Reg-
Location Monitor Upper Base Address Reg-
M
mcken
Memory Base Register
Memory Configuration Register (MEMCR)
memory map for 4-byte reads to the CSR
memory map for 4-byte writes to the internal
register set and test SRAM
memory map for byte reads to the CSR
memory map for byte writes to the internal
register set and test SRAM
memory maps
MK48T59 access registers
module configuration and status registers
Motorola Computer Group documents
MPC address mapping
MPC arbiter
MPC Arbiter Control Register
MPC bus interface
MPC bus timer
MPC Error Address Register
MPC Error Attribute Register - MERAT
MPC Error Enable Register
MPC Error Status Register
MPC master
MPC registers
MPC slave
MPC Slave Address (3) Register
MPC Slave Offset/Attribute (0,1 and 2) Reg-
isters
MPC Slave Offset/Attribute (3) Registers
MPC slave response command types
MPC to PCI address decoding
MPC to PCI address translation
MPC transfer types
MPC write posting
MPIC registers
MVME3600 series system block diagram