![Motorola MVME3600 Series Скачать руководство пользователя страница 145](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930145.webp)
Raven Interrupt Controller Implementation
http://www.motorola.com/computer/literature
2-73
2
Global Configuration Register
R RESET
CONTROLLER. Writing a one to this bit forces
the controller logic to be reset. This bit is cleared
automatically when the reset sequence is complete. While
this bit is set, the values of all other register are undefined.
M
CASCADE MODE. Allows cascading of an external
8259 pair connected to the first interrupt source input pin
(0). This bit will always be set to a one, indicating mixed
mode. In the mixed mode, 8259 interrupts are delivered
using the priority and distribution mechanism of
RavenMPIC. The Vector/Priority and Destination
registers for interrupt source 0 are used to control the
delivery mode for all 8259 generated interrupt sources.
Offset
$01020
Bit
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Name
GLOBAL CONFIGURATION
RESET
M
Operation
C
R
R/W
R
R
R
R
Reset
0
0
0
$00
$00
$00
$00