![Motorola MVME3600 Series Скачать руководство пользователя страница 106](http://html.mh-extra.com/html/motorola/mvme3600-series/mvme3600-series_programmers-reference-manual_243930106.webp)
2-34
Computer Group Literature Center Web Site
Raven PCI Host Bridge & Multi-Processor Interrupt Controller Chip
2
FLBRD
Flush Before Read. If set, the Raven will guarantee that
all PCI initiated posted write transactions will be
completed before any MPC initiated read transactions will
be allowed to complete. When FLBRD is clear, there will
be no correlation between these transaction types and
their order of completion. Please refer to
BHOG
Bus Hog. If set, the Raven MPC master will operate in the
Bus Hog mode. Bus Hog mode means the MPC master
will continually request the MPC bus for the entire
duration of each PCI transfer. If Bus Hog is not enabled,
the MPC master will request the bus in a normal manner.
Please refer to
for more
information.
MBTx
MPC Bus Time-out. This field specifies the MPC bus
time-out length. The time-out length is encoded as
follows:
P64
64-bit PCI Mode Enable. This bit will always be set,
indicating the Raven is hosting a 64-bit PCI bus
MARB
MPC Arbiter Enable. This bit will always be cleared,
indicating external MPC arbitration.
OPIC
OpenPIC Interrupt Controller Enable. This bit will
always be set, indicating the Raven OpenPIC interrupt
controller is enabled.
MIDx
Master ID. This field is encoded as shown below to
indicate who is currently the MPC bus master.
MBT
Time Out Length
00
256
µ
sec
01
64
µ
sec
10
8
µ
sec
11
disabled