Index
IN-2
Computer Group Literature Center Web Site
I
N
D
E
X
data path mapping
data paths
data transfers
default processor memory map
Disable Error Correction control bit
DMA controller
DRAM addressing
DRAM arbitration
DRAM attributes register
DRAM Base Register
DRAM connection diagram
DRAM enable bits
DRAM size control bits
DRAM speed control bits
DRAM tester
DRAM Tester control registers and Test
SRAM
dynamically changing I/O interrupt configu-
E
ECC
ECC codes
ECC Control Register
embt
endian conversion
End-of-Interrupt Registers
EOI Register
error correction
Error Correction Codes
error detection
error handling
Error Logger Register
error logging
error notification and handling
error reporting
ERROR_ADDRESS
ERROR_SYNDROME
esbt
escb
esen
examples
exceptions
external interrupt service
External Register Set
external register set
external register set reads and writes
External Source Destination Registers
External Source Vector/Priority Registers
F
Falcon ECC memory controller chip set
Falcon internal data paths (simplified)
Falcon pair used with DRAM in a system
Falcon-controlled system registers
fast refresh control bit
Feature Reporting Register
features
,
four-beat reads/writes
functional description
,
,
G
General Control Register
General Control-Status/Feature Registers
General Purpose Registers
generating PCI configuration cycles
generating PCI cycles
generating PCI interrupt acknowledge cycles
generating PCI memory and I/O cycles
generating PCI special cycles