Index
IN-4
Computer Group Literature Center Web Site
I
N
D
E
X
MVME3600/4600 series features summary
MVME3600/4600 series interrupt architec-
MVME4600 series system block diagram
MVME712M mode
MVME761 mode
N
nesting of interrupt events
NVRAM/RTC & Watchdog Timer Registers
O
operation
overall DRAM connections
P
parity checking
PC87308VUL Super I/O (ISASIO) strapping
PCI address mapping
PCI arbitration
PCI arbitration assignments
PCI bus interface
PCI CHRP memory map
PCI Command/ Status Registers
PCI configuration access
PCI domain
PCI interface
PCI Interrupt Acknowledge Register
PCI master
PCI master command codes
PCI PREP memory map
PCI registers
PCI slave
PCI Slave Address (0,1,2 and 3) Registers
PCI Slave Attribute/ Offset (0,1,2 and 3)
Registers
PCI slave response command types
PCI spread I/O address translation
PCI to MPC address decoding
PCI to MPC address translation
PCI write posting
PCI-Ethernet
PCI-graphics
PCI-SCSI
performance
PIB DMA channel assignments
PIB interrupt handler block diagram
PIB PCI/ISA interrupt assignments
PowerPC 60x to ROM/Flash Address Map-
ping when ROM/Flash is 16 Bits
Wide (8 Bits per Falcon)
PowerPC 60x to ROM/Flash Address Map-
ping when ROM/Flash is 64 Bits
Wide (32 Bits per Falcon)
power-up reset status bit
Power-Up Reset Status Register 1
Power-Up Reset Status Register 2
PR_STAT1 bits
PR_STAT2 bits
PREP memory map example
Prescaler Adjust Register
problem description
processor CHRP memory map
Processor Init Register
processor memory maps
processor PREP memory map
processor/memory domain
processor’s current task priority
product overview - features
program visible registers
programming model
programming notes
programming ROM/Flash