Raven Interrupt Controller Implementation
http://www.motorola.com/computer/literature
2-83
2
Interprocessor Interrupt Dispatch Registers
There are four Interprocessor Interrupt Dispatch Registers. Writing to an
IPI Dispatch Register with the P0 and/or P1 bit set causes an interprocessor
interrupt request to be sent to one or more processors. Note that each IPI
Dispatch Register has two addresses. These registers are considered to be
per processor registers and there is one address per processor. Reading
these registers returns zeros.
P1
PROCESSOR 1. The interrupt is directed to processor 1.
P0
PROCESSOR 0. The interrupt is directed to processor 0.
Interrupt Task Priority Registers
Offset
Processor 0 $20040, $20050, $20060, $20070
Processor 1 $21040, $21050,$21060, $21070
Bit
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Name
IPI DISPATCH
P1
P0
Operation
R
R
R
R
R/W
R/W
Reset
$00
$00
$00
$00
0
0
Offset
Processor 0 $20080
Processor 1 $21080
Bit
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Name
INTERRUPT TASK PRIORITY
TP
Operation
R
R
R
R
R/W
Reset
$00
$00
$00
$0
$F