I
NTEL
® X
EON
® P
ROCESSOR
7500 S
ERIES
U
NCORE
P
ROGRAMMING
G
UIDE
UNCORE PERFORMANCE MONITORING
2-46
2.5.3.1
S-Box PMON for Global State
The S_MSR_PMON_SUMMARY in each S-Box collects overflow bits from the boxes attached to it and
forwards them to the U-Box.
SS0_CR_S_MSR_MASK
RW_RO
0x0E4A
64
S-Box 0 Enable Mask Register
SS0_CR_S_MSR_MATCH
RW_RO
0x0E49
64
S-Box 0 Enable Match Register
SS0_CR_S_MSR_MM_CFG
RW_NA
0x0E48
64
S-Box 0 Enable Match/Mask Config
SR1_CR_S_MSR_PMON_CTR3
RW_RW
0x0CD7
64
S-Box 1 PMON Counter 3
SR1_CR_S_MSR_PMON_CTL3
RW_RO
0x0CD6
64
S-Box 1 PMON Control 3
SR1_CR_S_MSR_PMON_CTR2
RW_RW
0x0CD5
64
S-Box 1 PMON Counter 2
SR1_CR_S_MSR_PMON_CTL2
RW_RO
0x0CD4
64
S-Box 1 PMON Control 2
SR1_CR_S_MSR_PMON_CTR1
RW_RW
0x0CD3
64
S-Box 1 PMON Counter 1
SR1_CR_S_MSR_PMON_CTL1
RW_RO
0x0CD2
64
S-Box 1 PMON Control 1
SR1_CR_S_MSR_PMON_CTR0
RW_RW
0x0CD1
64
S-Box 1 PMON Counter 0
SR1_CR_S_MSR_PMON_CTL0
RW_RO
0x0CD0
64
S-Box 1 PMON Control 0
SR1_CR_S_MSR_PMON_SUMMARY
RO_WO
0x0CC3
32
S-Box 1 PMON Global Summary
SR1_CR_S_MSR_PMON_OVF_CTL
WO_RO
0x0CC2
32
S-Box 1 PMON Global Overflow
Control
SR1_CR_S_MSR_PMON_GLOBAL_STATUS
RW_RW
0x0CC1
32
S-Box 1 PMON Global Overflow
Status
SR1_CR_S_MSR_PMON_GLOBAL_CTL
RW_RO
0x0CC0
32
S-Box 1 PMON Global Control
SR0_CR_S_MSR_PMON_CTR3
RW_RW
0x0C57
64
S-Box 0 PMON Counter 3
SR0_CR_S_MSR_PMON_CTL3
RW_RO
0x0C56
64
S-Box 0 PMON Control 3
SR0_CR_S_MSR_PMON_CTR2
RW_RW
0x0C55
64
S-Box 0 PMON Counter 2
SR0_CR_S_MSR_PMON_CTL2
RW_RO
0x0C54
64
S-Box 0 PMON Control 2
SR0_CR_S_MSR_PMON_CTR1
RW_RW
0x0C53
64
S-Box 0 PMON Counter 1
SR0_CR_S_MSR_PMON_CTL1
RW_RO
0x0C52
64
S-Box 0 PMON Control 1
SR0_CR_S_MSR_PMON_CTR0
RW_RW
0x0C51
64
S-Box 0 PMON Counter 0
SR0_CR_S_MSR_PMON_CTL0
RW_RO
0x0C50
64
S-Box 0 PMON Control 0
SR0_CR_S_MSR_PMON_SUMMARY
RO_WO
0x0C43
32
S-Box 0 PMON Global Summary
SR0_CR_S_MSR_PMON_OVF_CTL
WO_RO
0x0C42
32
S-Box 0 PMON Global Overflow
Control
SR0_CR_S_MSR_PMON_GLOBAL_STATUS
RW_RW
0x0C41
32
S-Box 0 PMON Global Overflow
Status
SR0_CR_S_MSR_PMON_GLOBAL_CTL
RW_RO
0x0C40
32
S-Box 0 PMON Global Control
MSR Name
Access
MSR
Address
Size
(bits)
Description