I
NTEL
® X
EON
® P
ROCESSOR
7500 S
ERIES
U
NCORE
P
ROGRAMMING
G
UIDE
UNCORE PERFORMANCE MONITORING
2-99
2.7.4.1
M-Box Box Level PMON state
The following registers represent the state governing all box-level PMUs in the M-Box.
The _GLOBAL_CTL register contains the bits used to enable monitoring. It is necessary to set the
.ctr_en bit to 1 before the corresponding data register can collect events.
If an overflow is detected from one of the M-Box PMON registers, the corresponding bit in the
_GLOBAL_STATUS.ov field will be set. To reset the overflow bits set in the _GLOBAL_STATUS.ov field, a
user must set the corresponding bits in the _GLOBAL_OVF_CTL.clr_ov field before beginning a new
sample interval.
MB0_CR_M_MSR_PMU_CNT_4
RW_RW
0x0CB9
64
M-Box 0 PMON Counter 4
MB0_CR_M_MSR_PMU_CNT_CTL_4
RW_RW
0x0CB8
64
M-Box 0 PMON Control 4
MB0_CR_M_MSR_PMU_CNT_3
RW_RW
0x0CB7
64
M-Box 0 PMON Counter 3
MB0_CR_M_MSR_PMU_CNT_CTL_3
RW_RW
0x0CB6
64
M-Box 0 PMON Control 3
MB0_CR_M_MSR_PMU_CNT_2
RW_RW
0x0CB5
64
M-Box 0 PMON Counter 2
MB0_CR_M_MSR_PMU_CNT_CTL_2
RW_RW
0x0CB4
64
M-Box 0 PMON Control 2
MB0_CR_M_MSR_PMU_CNT_1
RW_RW
0x0CB3
64
M-Box 0 PMON Counter 1
MB0_CR_M_MSR_PMU_CNT_CTL_1
RW_RW
0x0CB2
64
M-Box 0 PMON Control 1
MB0_CR_M_MSR_PMU_CNT_0
RW_RW
0x0CB1
64
M-Box 0 PMON Counter 0
MB0_CR_M_MSR_PMU_CNT_CTL_0
RW_RW
0x0CB0
64
M-Box 0 PMON Control 0
MB0_CR_M_MSR_PMU_ZDP_CTL_FVC
RW_RW
0x0CAB
32
M-Box 0 PMON SubControl for FVC
events
MB0_CR_M_MSR_PMU_PLD
RW_RW
0x0CAA
32
M-Box 0 PMON SubControl for PLD
events
MB0_CR_M_MSR_PMU_PGT
RW_RW
0x0CA9
32
M-Box 0 PMON SubControl for PGT
events
MB0_CR_M_MSR_PMU_MSC_THR
RW_RW
0x0CA8
32
M-Box 0 PMON SubControl for THR
events
MB0_CR_M_MSR_PMU_MAP
RW_RW
0x0CA7
32
M-Box 0 PMON SubControl for MAP
events
MB0_CR_M_MSR_PMU_ISS
RW_RW
0x0CA6
32
M-Box 0 PMON SubControl for ISS
events
MB0_CR_M_MSR_PMU_DSP
RW_RW
0x0CA5
32
M-Box 0 PMON SubControl for DSP
events
MB0_CR_M_MSR_PMU_TIMESTAMP_UNIT
RW_RW
0x0CA4
32
M-Box 0 PMON Timestamp
MB0_CR_M_MSR_PERF_GLOBAL_OVF_CTL
RW_RW
0x0CA2
32
M-Box 0 PMON Global Overflow
Control
MB0_CR_M_MSR_PERF_GLOBAL_STATUS
RW_RW
0x0CA1
32
M-Box 0 PMON Global Overflow
Status
MB0_CR_M_MSR_PERF_GLOBAL_CTL
RW_RW
0x0CA0
32
M-Box 0 PMON Global Control
MSR Name
Access
MSR
Address
Size
(bits)
Description