I
NTEL
® X
EON
® P
ROCESSOR
7500 S
ERIES
U
NCORE
P
ROGRAMMING
G
UIDE
UNCORE PERFORMANCE MONITORING
2-105
The MAP subcontrol register contains bits to specify subevents for BCMD_SCHEDQ_OCCUPANCY (by B-
Box command type).
Table 2-75. M_MSR_PMU_MAP Register – Field Definitions
The THR subcontrol register contains bits to specify subevents for the THR_TT_TRP_UP/DN_EV events
allowing a user to choose select DIMMs and whether the temperature is rising or falling.
Table 2-76. M_CSR_PMU_MA_MSC_THR Register – Field Definitions
Field
Bits
HW
Reset
Val
Reset Type
ig
31:12
Reads 0; writes ignored.
set_patrol_req
11:10
0 Select various patrol requests for MAP PMU Event 2.
11 - Count all patrol requests accepted by PGT.
10 - Count write requests by Patrol FSM. The write does not need to be
accepted by PGT.
01 - Count read requests by Patrol FSM. Read does not need to be
accepted by PGT.
00 - Count every patrol request accepted by PGT
sel_map_ev3
9
0 Selects MAP PMU Event 3.
1 - Count each time a trigger set up in MAP fires.
0 - Count every valid response from MBOX. This includes responses to B-
Box as well as response to patrol scrub FSM.
anycmd
8
0 Count all B-Box commands to M-Box. Event is counted by PGT Event0.
cmd
7:5
0 B-Box command to count. Event is counted by PGT Event0.
NOTE: anycmd MUST be 0.
opn2cls_cnt
4:0
0 Selects FVID (Fill Victim Index) for which overall or scheduler latency is
to be counted.
Field
Bits
Access
HW
Reset
Val
Reset Type
ig
31:11
Reads 0; writes ignored.
trp_pt_dn_cnd
10:9
RW
0 Selects the condition to count for "downwards" trip point
crossings. See
Table 2-77, “TRP_PT_{DN,UP}_CND
for encodings.
trp_pt_up_cnd
8:7
RW
0 Selects the condition to count for "upwards" trip point
crossings. See
Table 2-77, “TRP_PT_{DN,UP}_CND
for encodings.
dimm_trp_pt
6:4
RW
0 Selects the DIMM for which to count the trip point crossings.
Unused when all_dimms_trp_pt field is set.
all_dimms_trp_pt
3
RW
0 Select all DIMMs to provide trip point crossings events instead
of a single particular DIMM.
dimm_sel
2:0
RW
0 Selects DIMM to count the time throttling is active.