Glossary-5
GLOSSARY
nonpage mode
Conventional method for accessing external memory
where code fetches require a two-state bus cycle. See
also page mode.
npn transistor
A transistor consisting of one part p-type material and
two parts n-type material.
OTPROM
One-time-programmable read-only memory, a version
of EPROM.
p-channel FET
A field-effect transistor with a p-type conducting
path.
p-type material
Semiconductor material with introduced impurities
(doping) causing it to have an excess of positively
charged carriers.
page mode
Method for reducing the time for external code
fetches where subsequent code fetches to the same
256-byte “page” of memory require only a one-state
bus cycle.
PC
Program counter.
peripheral cycle
The cycle at which the 8XC251SA, SB, SP, SQ
peripherals operate. This is equal to six state times.
program memory
A part of memory where instructions can be stored for
fetching and execution.
powerdown mode
The power conservation mode that freezes both the
core clocks and the peripheral clocks.
PWM
Pulse-width modulated (outputs).
real-time wait state
A wait state whose delay time can be adjusted
dynamically by the programmer by means of
registers.
rel
A signed (two's complement) 8-bit, relative
destination address. The destination is -128 to +127
bytes relative to the first byte of the next instruction.
reserved bits
Register bits that are not used in this device but may
be used in future implementations. Avoid any
software dependence on these bits. In the 8XC251SB,
the value read from a reserved bit is indeterminate; do
not write a “1” to a reserved bit.
response time
The amount of time between the interrupt request and
the resulting break in the current instruction stream.
Содержание 8XC251SA
Страница 2: ......
Страница 3: ...May 1996 8XC251SA 8XC251SB 8XC251SP 8XC251SQ Embedded Microcontroller User s Manual...
Страница 18: ......
Страница 19: ...1 Guide to This Manual...
Страница 20: ......
Страница 30: ......
Страница 31: ...2 Architectural Overview...
Страница 32: ......
Страница 41: ...3 Address Spaces...
Страница 42: ......
Страница 63: ...4 Device Configuration...
Страница 64: ......
Страница 81: ...5 Programming...
Страница 82: ......
Страница 102: ......
Страница 103: ...6 Interrupt System...
Страница 104: ......
Страница 120: ......
Страница 121: ...7 Input Output Ports...
Страница 122: ......
Страница 132: ......
Страница 133: ...8 Timer Counters and Watchdog Timer...
Страница 134: ......
Страница 153: ...9 Programmable Counter Array...
Страница 154: ......
Страница 170: ......
Страница 171: ...10 Serial I O Port...
Страница 172: ......
Страница 187: ...11 Minimum Hardware Setup...
Страница 188: ......
Страница 197: ...12 Special Operating Modes...
Страница 198: ......
Страница 206: ......
Страница 207: ...13 External Memory Interface...
Страница 208: ......
Страница 239: ...14 Programming and Verifying Nonvolatile Memory...
Страница 240: ......
Страница 250: ......
Страница 251: ...A Instruction Set Reference...
Страница 252: ......
Страница 390: ......
Страница 391: ...B Signal Descriptions...
Страница 392: ......
Страница 400: ......
Страница 401: ...C Registers...
Страница 402: ......
Страница 436: ......
Страница 437: ...Glossary...
Страница 438: ......
Страница 446: ......
Страница 447: ...Index...
Страница 448: ......
Страница 458: ......