
IDT NT Endpoint Registers
PES32NT24xG2 User Manual
22 - 75
January 30, 2013
Notes
BARLIMIT2 - BAR 2 Limit Address (0x494)
BARLTBASE2 - BAR 2 Lower Translated Base Address (0x498)
15:13
TPART
RW
0x0
SWSticky
Translated Partition.
When the BAR is configured to operate as an address win-
dow with direct address translation, this field specifies the
translated partition number.
30:16
Reserved
RO
0x0
Reserved field.
31
EN
RW
0x0
SWSticky
BAR Enable.
When cleared, the corresponding BAR is disabled and
returns a zero when read (i.e., configuration values in this
register are ignored and all fields of the BAR take on a
value of zero).
0x0 - (disabled) disabled.
0x1 - (enabled) enabled.
Bit
Field
Field
Name
Type Default
Value
Description
9:0
Reserved
RO
0x0
Reserved field.
31:10
LADDR
RW
0xFFF
SWSticky
Limit Address.
When the BAR is configured to operate as an address win-
dow, this field specifies the limit address associated with
the BAR.
When the BAR is configured to operate as a 64-bit address
window, this field acts as the lower bits of the LADDR field
while the upper bits are provided by the BARLIMIT1 regis-
ter.
Bit
Field
Field
Name
Type Default
Value
Description
1:0
Reserved
RO
0x0
Reserved field.
31:2
TADDR
RW
0x0
SWSticky
Translated Base Address.
When the BAR is configured for direct address translation,
this field specifies the translated base address.
The translated base address is 64-bits. This field contains
bits 2 through 31 of the translated base address. The corre-
sponding BAR upper translated base address register con-
tains the upper 32-bits of the address. Since the translated
base address must be DWord aligned, the bottom two bits
of the address are always zero.
Refer to section Non Transparent Operation Restrictions on
page 14-40 for restrictions on programming this field.
Bit
Field
Field
Name
Type Default
Value
Description
Содержание PCI Express 89HPES32NT24xG2
Страница 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Страница 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Страница 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Страница 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Страница 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Страница 124: ...IDT Switch Partition and Port Configuration PES32NT24xG2 User Manual 5 24 January 30 2013 Notes...
Страница 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Страница 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Страница 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Страница 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Страница 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Страница 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Страница 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Страница 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Страница 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Страница 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Страница 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Страница 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Страница 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Страница 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Страница 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Страница 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Страница 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...