
IDT NT Endpoint Registers
PES32NT24xG2 User Manual
22 - 30
January 30, 2013
Notes
MSIADDR - Message Signaled Interrupt Address (0x0D4)
MSIUADDR - Message Signaled Interrupt Upper Address (0x0D8)
MSIMDATA - Message Signaled Interrupt Message Data (0x0DC)
16
EN
RW
0x0
Enable.
This bit enables MSI.
0x0 - (disable) disabled
0x1 - (enable) enabled
19:17
MMC
RO
0x0
Multiple Message Capable.
This field contains the number of requested messages.
22:20
MME
RW
0x0
Multiple Message Enable.
Hardwired to one message.
23
A64
RO
0x1
64-bit Address Capable.
The function is capable of generating messages using a 64-
bit address.
31:24
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type Default
Value
Description
1:0
Reserved
RO
0x0
Reserved field.
31:2
ADDR
RW
0x0
Message Address.
This field specifies the lower portion of the DWORD
address of the MSI memory write transaction.
Refer to section Interrupts on page 14-20 for restrictions on
the programming of this field.
Bit
Field
Field
Name
Type Default
Value
Description
31:0
UADDR
RW
0x0
Upper Message Address.
This field specifies the upper portion of the DWORD
address of the MSI memory write transaction. If the con-
tents of this field are non-zero, then 64-bit address is used
in the MSI memory write transaction. If the contents of this
field are zero, then the 32-bit address specified in the MSI-
ADDR register is used.
Refer to section Interrupts on page 14-20 for restrictions on
the programming of this field.
Bit
Field
Field
Name
Type Default
Value
Description
15:0
MDATA
RW
0x0
Message Data.
This field contains the lower 16-bits of data that are written
when a MSI is signaled.
31:16
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type Default
Value
Description
Содержание PCI Express 89HPES32NT24xG2
Страница 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Страница 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Страница 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Страница 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Страница 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Страница 124: ...IDT Switch Partition and Port Configuration PES32NT24xG2 User Manual 5 24 January 30 2013 Notes...
Страница 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Страница 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Страница 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Страница 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Страница 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Страница 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Страница 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Страница 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Страница 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Страница 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Страница 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Страница 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Страница 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Страница 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Страница 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Страница 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Страница 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...