Rev. 2.10
78
���� 02� 201�
Rev. 2.10
79
���� 02� 201�
HT68F20/HT68F30/HT68F40/HT68F50/HT68F60
HT68FU30/HT68FU40/HT68FU50/HT68FU60
Enhanced I/O Flash Type 8-Bit MCU with EEPROM
HT68F20/HT68F30/HT68F40/HT68F50/HT68F60
HT68FU30/HT68FU40/HT68FU50/HT68FU60
Enhanced I/O Flash Type 8-Bit MCU with EEPROM
HT68F50
Register
Reset (Power-on)
RES or LVR Reset
WDT Time-out
(Normal Operation)
WDT Time-out
(IDLE)
MP0
x x x x x x x x
x x x x x x x x
x x x x x x x x
� � � � � � � �
MP1
x x x x x x x x
x x x x x x x x
x x x x x x x x
� � � � � � � �
BP
- - - - - - 00
- - - - - - 00
- - - - - - 00
- - - - - - ��
ACC
x x x x x x x x
� � � � � � � �
� � � � � � � �
� � � � � � � �
PCL
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
TBLP
x x x x x x x x
� � � � � � � �
� � � � � � � �
� � � � � � � �
TBLH
x x x x x x x x
� � � � � � � �
� � � � � � � �
� � � � � � � �
TBHP
- - - x x x x x
- - - � � � � �
- - - � � � � �
- - - � � � � �
STATUS
- - 0 0 x x x x
- - � � � � � �
- - 1� ����
- - 11 ����
SMOD
0 0 0 0 0 0 11
0 0 0 0 0 0 11
0 0 0 0 0 0 11
� � � � � � � �
LVDC
- - 00 - 000
- - 00 - 000
- - 00 - 000
- - �� - ���
INTEG
- - - - 0000
- - - - 0000
- - - - 0000
- - - - ����
WDTC
0 111 1 0 1 0
0 111 1 0 1 0
0 111 1 0 1 0
� � � � � � � �
TBC
0 0 11 0 111
0 0 11 0 111
0 0 11 0 111
� � � � � � � �
INTC0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- 0 0 0 0 0 0 0
- � � � � � � �
INTC1
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
INTC2
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
MFI0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
MFI1
- 000 - 000
- 000 - 000
- 000 - 000
- ��� - ���
MFI2
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
MFI3
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - 0 0 - - 0 0
- - � � - - � �
PAWU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
PAPU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
PA
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PAC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PBPU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
PB
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PBC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PCPU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
PC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PCC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PDPU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
PD
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PDC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PEPU
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �
PE
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PEC
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
1 1 1 1 1 1 1 1
� � � � � � � �
PFPU
- - - - - -00
- - - - - -00
- - - - - -00
- - - - - -��
PF
- - - - - -11
- - - - - -11
- - - - - -11
- - - - - -��
PFC
- - - - - -11
- - - - - -11
- - - - - -11
- - - - - -��
CP0C
1000 0 - -1
1000 0 - -1
1000 0 - -1
���� � - -�
CP1C
1000 0 - -1
1000 0 - -1
1000 0 - -1
���� � - -�
SIMC0
111 0 0 0 0 -
111 0 0 0 0 -
111 0 0 0 0 -
� � � � � � � -
SIMC1
1 0 0 0 0 0 0 1
1 0 0 0 0 0 0 1
1 0 0 0 0 0 0 1
� � � � � � � �
SIMD
x x x x x x x x
x x x x x x x x
x x x x x x x x
� � � � � � � �
SIMA/SIMC2
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
� � � � � � � �