
713
INDEX
PWC Control Status Register
PWC Control Status Register,Upper Byte
(PWCSH0/PWCSH1)
.......................... 439
PWC control Status Register
PWC control Status Register,Lower Byte
(PWCSL0/PWCSL1)
........................... 441
PWC Data Buffer Register
PWC Data Buffer Register (PWC0/PWC1)
PWC Timer
Block Diagram of the PWC Timer Pins
EI
2
OS Function of the PWC Timer
PWC Timer (×2,PWC Timer 0 is not present in
MB90465 Series)
................................ 434
PWC Timer Block Diagram
.............................. 435
PWC Timer Interrupts
...................................... 445
PWC Timer Interrupts and EI
2
OS
PWC Timer Pins
.............................................. 436
PWC Timer Registers
....................................... 438
Sample Program for the PWC Timer
Usage Notes on the PWC Timer
PWCSH
PWC Control Status Register,Upper Byte
(PWCSH0/PWCSH1)
.......................... 439
PWCSL
PWC control Status Register,Lower Byte
(PWCSL0/PWCSL1)
........................... 441
PWM
PWM Mode (PCNTL: MDSE=0)
PWM Mode
PWM Mode (PCNTL: MDSE=0)
R
RAM
........................................................ 30
Storage of Multi-byte Data in RAM
Read
Setting the Read/Reset Status
............................ 601
Reception Interrupt
Reception Interrupt Generation and Flag Set Timing
.......................................................... 488
Register
16-bit Reload Register (TMRD0/TMRD1)
16-bit Timer Control Register (DTCR0/DTCR2)
.......................................................... 314
16-bit Timer Control Register (DTCR1)
16-bit Timer Register (TMR0/TMR1)
A/D Control Status Register 0 (ADCS0)
A/D Control Status Register 1 (ADCS1)
A/D Data Register (ADCR0/ADCR1)
Communication Prescaler Control Register (CDCR)
.......................................................... 484
Compare Clear Buffer Register (CPCLRB)
Compare Clear Register (CPCLR)
Compare Clear Register (CPCR)
Compare Control Register,Upper Byte
(OCS1/OCS3/OCS5)
...........................301
Condition Code Register (CCR) Configuration
Control Status Register (FMCS)
Delayed Interrupt Generator Module Register (DIRR)
..........................................................537
Direct Page Register (DPR)
.................................53
Division Rate Control Register (DIV0/DIV1)
..........................................................444
DTP/interrupt Cause Register (EIRR)
DTP/interrupt Enable Register (ENIR)
Input Capture Control Status Register,Lower Byte
............................................307
Input Capture Control Status Register,Lower Byte
(PICSL01)
..........................................311
Input Capture Control Status Register,Upper Byte
(ICSH23)
............................................306
Input Capture Register (IPCP0 to IPCP3)
Input Control Lower Register (IPCLR)
Input Control Upper Register (IPCUR)
Input Data Register (SIDR0/SIDR1)
Interrupt Level Mask Register (ILM)
Noise Cancellation Control Register (NCCR)
..........................................................392
Output Control Lower Register (OPCLR)
Output Control Upper Register (OPCUR)
Output Data Buffer Lower Register (OPDBR)
..........................................................382
Output Data Buffer Upper Register (OPDBR)
..........................................................380
Output Data Lower Register (OPDR)
Output Data Register (OPDR)
............................398
Output Data Register (SODR0/SODR1)
Output Data Register Block Diagram
Output Data Upper Register (OPDR)
PPG Control Status Register,Lower Byte
(PCNTL0 to PCNTL2)
PPG Control Status Register,Upper Byte
(PCNTH0 to PCNTH2)
PPG Down Counter Register (PDCR0 to PDCR2)
..........................................................264
PPG Duty Setting Buffer Register (PDUT0 to PDUT2)
..........................................................266
PPG Output Control/Input Capture Control Status
Register,Upper Byte (PICSH01)
PPG Period Setting Buffer Register (PCSR0 to
PCSR2)
..............................................265
Program Address Detection Control Status Register
(PACSR)
............................................576
Program Address Detection Register 0/1
(PADR0/PADR1)
................................575
PWC control Status Register,Lower Byte
(PWCSL0/PWCSL1)
...........................441
PWC Control Status Register,Upper Byte
(PWCSH0/PWCSH1)
PWC Data Buffer Register (PWC0/PWC1)
Request Level Setting Register (ELVR)
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......