
575
CHAPTER 21 ROM CORRECTION FUNCTION
21.3.1
Program Aaddress Detection Register (PADR0/PADR1)
The program address detection register (PADR0/PADR1) is a 24-bit register and used to
store the address to be compared with internal address bus.
■
Program Address Detection Register 0/1 (PADR0/PADR1)
Figure 21.3-2 Program Address Detection Register 0/1
The value written to this register is compared with a target address. If the value matches the address, and
the corresponding interrupt enable bit of the PACSR register is "1", the corresponding interrupt bit is set to
"1" to request the CPU to generate an INT9 instruction. If the corresponding interrupt enable bit is "0", no
operation is performed.
Table 21.3-1 lists the correspondence between the program address detection register and PACSR.
Address : 1FF2
H
/1FF1
H
/1FF0
H
Address : 1FF5
H
/1FF4
H
/1FF3
H
Upper byte
Middle byte
Lower byte
PADR1
Program Address Detection Register 0/1
(XXXXXXXX
B
)
Initial value
(R/W)
(R/W)
(R/W)
Read/write
(XXXXXXXX
B
)
(XXXXXXXX
B
)
PADR0
PADRL0
PADRM0
PADRH0
PADRL1
PADRM1
PADRH1
Table 21.3-1 Correspondence between Program Address Detection Register and PACSR
Program address detection register
Interrupt enable bit
Interrupt bit
PADR0
AD0E
AD0D
PADR1
AD1E
AD1D
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......