
394
CHAPTER 15 MULTI-PULSE GENERATOR
15.5
Multi-pulse Generator Interrupts
The Multi-pulse Generator can generate an interrupt request when in the following
causes:
• Write timing output is generated by the Data Write Control Unit
• Any valid position detection input is detected
• Comparison match between CPD2 to CPD0 of Input Control Register (IPCR: CPD2 to
CPD0) and RDA2 to RDA0 bit of Output Data Register (OPDR: RDA2 to RDA0)
• Compare Clear is generated by the 16-bit Timer
• DTTI1 is changed to low signal level
■
Multi-pulse Interrupts
There are five interrupt causes generated from Multi-pulse Generator, that are as follows:
•
Write Timing Interrupt
•
Compare Clear Interrupt
•
Position Detect Interrupt
•
Compare Match Interrupt
•
DTTI1 Interrupt
Write Timing Interrupt is multiplexed with Compare Clear Interrupt and Position Detect Interrupt is
multiplexed with Compare Match Interrupt.
●
Write Timing Interrupt
If the WTIE bit of the Output Control Register (OPCR: WTIE) is set to "1", this Write Timing Interrupt is
generated when the write timing is generated by the Data Write Control Circuit to make data transfer from
one of 12 Output Data Buffer Registers (OPDBRB to OPDBR0) to the Output Data Register (OPDR).
When this interrupt is generated, the write timing interrupt flag bit of the Output Control Register (OPCR:
WTIF) is set to "1".
●
Compare Clear Interrupt
If the ICRE bit of the Timer Control Register (TCSR: ICRE) is set to "1", this Compare Clear Interrupt is
generated when the 16-bit Timer is underflow.
When this interrupt is generated, the Compare Clear interrupt flag bit of the Timer Control Register (TCSR:
ICLR) is set to "1".
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......