
710
INDEX
Output Compare
16-bit Output Compare (×6)
.............................. 280
16-bit Output Compare Interrupts
16-bit Output Compare Interrupts and EI
2
OS
16-bit Output Compare Operation
16-bit Output Compare Registers
16-bit Output Compare Timing
.......................... 336
Block Diagram of 16-bit Output Compare
Sample Program for 16-bit Output Compare
Usage Notes on the 16-bit Output Compare
Output Compare Buffer Registers
Output Compare Buffer Registers
Output Compare Registers
Output Compare Registers (OCCP0 to OCCP5)
.......................................................... 300
Output Condition
Output Condition of RTO0 to RTO5 and GATE
.......................................................... 339
Output Control Lower Register
Output Control Lower Register (OPCLR)
Output Control Upper Register
Output Control Upper Register (OPCUR)
Output Data Buffer Lower Register
Output Data Buffer Lower Register (OPDBR)
.......................................................... 382
Output Data Buffer Register
Operation of Output Data Buffer Register
Output Data Buffer Upper Register
Output Data Buffer Upper Register (OPDBR)
.......................................................... 380
Output Data Lower Register
Output Data Lower Register (OPDR)
Output Data Register
Operation of Data Transfer of Output Data Register
.......................................................... 407
Output Data Register (OPDR)
........................... 398
Output Data Register (SODR0/SODR1)
Output Data Register Block Diagram
Output Data Upper Register
Output Data Upper Register (OPDR)
Output Pulse
PPG0 Output Pulse from Rising Edge of RT to 16-bit
Timer Underflow (DTCR0/DTCR1/
DTCR2:TMD2 to TMD0=010
B
)
Output Waveform
OPTx Output Waveform Timing Diagram
(WTS1,WTS0=00
B
............................ 398
Overlap
Making Non-overlap Signals by using PPG in Inverted
Polarity (DTCR0/DTCR1/DTCR2:TMD2 to
TMD0=111
B
...................................... 346
Making Non-overlap Signals by using PPG in Normal
Polarity (DTCR0/DTCR1/DTCR2:TMD2 to
TMD0=111
B
)
..................................... 345
Making Non-overlap Signals by using RT1/RT3/RT5
in Inverted Polarity (DTCR0/DTCR1/
DTCR2:TMD2 to TMD0=100
B
Making Non-overlap Signals by using RT1/RT3/RT5
in Normal Polarity (DTCR0/DTCR1/
DTCR2:TMD2 to TMD0=100
B
P
Package Dimensions
DIP-64P-M01 Package Dimensions
FPT-64P-M06 Package Dimensions
FPT-64P-M09 Package Dimensions
PACSR
Program Address Detection Control Status Register
(PACSR)
............................................ 576
PADR
Program Address Detection Register 0/1
(PADR0/PADR1)
............................... 575
PC
Program Counter (PC)
........................................ 52
PCB
Bank Registers (PCB,DTB,USB,SSB,ADB)
Bank Select Prefixes (PCB,DTB,ADB,SPB)
PCNTH
PPG Control Status Register,Upper Byte
(PCNTH0 to PCNTH2)
PCNTL
PPG Control Status Register,Lower Byte
(PCNTL0 to PCNTL2)
PCSR
PPG Period Setting Buffer Register
(PCSR0 to PCSR2)
............................. 265
PDCR
PPG Down Counter Register (PDCR0 to PDCR2)
......................................................... 264
PDUT
PPG Duty Setting Buffer Register (PDUT0 to PDUT2)
......................................................... 266
period
Calculating Pulse Width/period
Pulse Width/period Measurement Range
PICSH
PPG Output Control/Input Capture Control Status
Register,Upper Byte (PICSH01)
PICSL
Input Capture Control Status Register,Lower Byte
(PICSL01)
.......................................... 311
Pin Functions
I/O Pins and Pin Functions
.................................. 14
PLL Clock Mode
Main Clock Mode and PLL Clock Mode
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......