
345
CHAPTER 14 MULTI-FUNCTIONAL TIMER
■
Making Non-overlap Signals by using PPG in Normal Polarity
(DTCR0/DTCR1/DTCR2:TMD2 to TMD0=111
B
)
When selecting non-overlap signal for a active level "0" (normal polarity) in DTCR0/DTCR1/
DTCR2:DMOD, a delay corresponding to the non-overlap time set in the TMRR0/TMRR1/TMRR2
register (16-bit timer register) is applied. The delay is applied at a rising edge of PPG timer 0 pulse signal
or its inverted signal. If PPG timer pulse width is smaller than the set non-overlap time, the 16-bit timer
will start down-counting from TMMR0/TMMR1/TMMR2 value at the next edge of PPG0 pulse.
Figure 14.6-27 Non-overlap Signal Generation by PPG0 in Normal Polarity
Pin name
Output signal
RTO0 (U)
Signal with delay is applied at PPG0 rising edge
RTO2 (V)
Signal with delay is applied at PPG0 rising edge
RTO4 (W)
Signal with delay is applied at PPG0 rising edge
RTO1 (X)
Inverted signal with delay is applied at PPG0 falling edge
RTO3 (Y)
Inverted signal with delay is applied at PPG0 falling edge
RTO5 (Z)
Inverted signal with delay is applied at PPG0 falling edge
Count
value
PPG0
RTO0 (U)
RTO1 (X)
1 machine cycle
1.5 machine cycle
TMRR0 set value
16-bit timer 0
Setting up registers:
• TCDT
:
0000
H
• TCCS
:
XXXXXXXXXX0X0XXX
B
• CPCLR
:
XXXX
H
(Cycle setting)
• OCCP0 to OCCP5: XXXX
H
(Compare value)
• OCS0 to OCS5
: -XX1XXXXXXXXXX11
B
• DTCR0 to DTCR2 : 0XXXX111
B
• TMRR0 to TMRR2: XXXX
H
(Non-overlap timing setting)
• SIGCR
:
XXXXXXXX
B
(DTTI0 input and 16-bit timer count clock setting)
Note:
“
X
”
must be set according to the operation.
• PCSR
:
XXXX
H
• PDUT
:
XXXX
H
• PCNT
:
XXXX
H
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......