
293
CHAPTER 14 MULTI-FUNCTIONAL TIMER
14.4.1
Compare Clear Buffer Register (CPCLRB) and Compare
Clear Register (CPCLR)
Compare clear buffer register (CPCLRB) is a 16-bit buffer register of compare clear
register (CPCLR). Both CPCLRB and CPCLR registers are located in the same address.
■
Compare Clear Buffer Register (CPCLRB)
Figure 14.4-5 Compare Clear Buffer Register (CPCLRB)
Compare Clear Buffer Register is the buffer register for Compare Clear Register. When buffer function is
disabled (TCCSL:BFE=0) or when free-run timer is stopped, value in Compare clear buffer register is
transferred to Compare clear register immediately. When buffer function is enabled, value is transferred
when the count value of 16-bit free-run timer is detected as zero.
Word access to this register is recommended.
■
Compare Clear Register (CPCLR)
Figure 14.4-6 Compare Clear Register (CPCLR)
The Compare Clear Register is used to compare with the count value of the 16-bit free-run timer. In up-
count mode, when this register is matched with the count value of 16-bit free-run timer, timer will be reset
to "0000
H
". In up-down count mode, when this register is matched with the count value of the 16-bit free-
run timer, the timer changes from up-count to down-count and changes from down-count to up-count at
zero detect.
Word access to this register is recommended.
15
14
13
12
11
10
9
8
W
1
Address: 00005B
H
W
1
W
1
W
1
W
1
W
1
W
1
W
1
CL15
CL12
CL11
CL10
CL09
CL08
Address: 00005A
H
7
6
5
4
3
2
1
0
Compare Clear Buffer Register (Upper)
Compare Clear Buffer Register (Lower)
CPCLRB
CPCLRB
Initial value
Read/write
W
1
W
1
W
1
W
1
W
1
W
1
W
1
W
1
Initial value
Read/write
CL07
CL06
CL05
CL04
CL03
CL02
CL01
CL00
CL13
CL14
bit
bit
15
14
13
12
11
10
9
8
R
1
Address: 00005B
H
R
1
R
1
R
1
R
1
R
1
R
1
R
1
CL15
CL12
CL11
CL10
CL09
CL08
Address: 00005A
H
7
6
5
4
3
2
1
0
Compare Clear Register (Upper)
Compare Clear Register (Lower)
CPCLR
CPCLR
Initial value
Read/write
R
1
R
1
R
1
R
1
R
1
R
1
R
1
R
1
Initial value
Read/write
CL07
CL06
CL05
CL04
CL03
CL02
CL01
CL00
CL13
CL14
bit
bit
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......