
445
CHAPTER 16 PWC Timer
16.5
PWC Timer Interrupts
The PWC timer is enabled to generate an interrupt request in an overflow of the counter
or measurement terminated in pulse-width measurement mode. It is also coordinated
with the extended intelligent I/O service (EI
2
OS).
■
PWC Timer Interrupts
Table 16.5-1 lists the interrupt control bits and interrupt causes of the PWC timer.
In the PWC timer, the OVIR bit of the PWC control status register (PWCSL) is set to "1" by an overflow
(from FFFF
H
to 0000
H
) of the up counter. If an interrupt request is enabled (PWCSL:OVIE = 1) in this
operation, the interrupt request is output to the interrupt controller.
The EDIR bit of the PWC control status register (PWCSL) is set to "1" by measurement terminated in
pulse-width measurement mode. If an interrupt request is enabled (PWCSL:EDIE = 1) in this operation,
the interrupt request is output to the interrupt controller.
■
PWC Timer Interrupts and EI
2
OS
Table 16.5-2 lists the PWC timer interrupts and EI
2
OS.
Table 16.5-1 Interrupt Control Bits and Interrupt Causes of the PWC Time
PWC timer 0
PWC timer 1
Interrupt request flag bit
PWCSL0: OVIR
PWCSL0: EDIR
PWCSL1: OVIR
PWCSL1: EDIR
Interrupt request enable bit PWCSL0: OVIE
PWCSL0: EDIE
PWCSL1: OVIE
PWCSL1: EDIE
Interrupt cause
Overflow of the 16-bit
up counter
Measurement
terminated in pulse-
width measurement
mode
Overflow of the 16-bit
up counter
Measurement
terminated in pulse-
width measurement
mode
Table 16.5-2 16-bit PWC Timer Interrupts and EI
2
OS
Channel
Interrupt
number
Interrupt control register
Vector table address
EI
2
OS
Register
name
Address
Lower
Middle
Upper
PWC timer 0
*1
#13 (0D
H
)
ICR01
0000B1
H
FFFFC8
H
FFFFC9
H
FFFFCA
H
O
PWC timer 1
*2
#24 (18
H
)
ICR06
0000B6
H
FFFF9C
H
FFFF9D
H
FFFF9E
H
*1: The same interrupt number as that for 16-bit PPG timer 0 is assigned to PWC timer 0.
*2: The same interrupt number as that for output compare channel 5 match is assigned to PWC timer 1.
Содержание MB90460 Series
Страница 1: ...The following document contains information on Cypress products ...
Страница 3: ......
Страница 5: ......
Страница 9: ...iv ...
Страница 41: ...22 CHAPTER 1 OVERVIEW ...
Страница 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Страница 83: ...64 CHAPTER 3 CPU ...
Страница 95: ...76 CHAPTER 4 RESET ...
Страница 107: ...88 CHAPTER 5 CLOCK ...
Страница 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Страница 175: ...156 CHAPTER 7 INTERRUPT ...
Страница 181: ...162 CHAPTER 8 MODE SETTING ...
Страница 223: ...204 CHAPTER 9 I O PORT ...
Страница 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Страница 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Страница 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Страница 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Страница 485: ...466 CHAPTER 16 PWC Timer ...
Страница 531: ...512 CHAPTER 17 UART ...
Страница 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Страница 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Страница 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Страница 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Страница 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Страница 715: ...696 APPENDIX ...
Страница 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 739: ......