A-260
SC140 DSP Core Reference Manual
MOVE.4F
MOVE.4F
Move Four Fractional Words from
MOVE.4F
Memory to a Register Quad (AGU)
Description
Status and Conditions that Affect Instruction
Status and Conditions Changed by Instruction
Example
Operation
Assembler Syntax
(EA)
→
Da:Db:Dc:Dd
MOVE.4F (EA),Da:Db:Dc:Dd {0
≤
EA
<
2
32
,Q}
MOVE.4F (EA),Da:Db:Dc:Dd
Reads four signed fractional words from memory to a data register quad (Da:Db:Dc:Dd). The effective
memory address of the four words is contained in an address register with an optional offset or
post-increment (EA). Each word is written into the HP of its respective data register, is sign-extended, and
the LP is zero-filled. The reverse operation (moving from a register quad to memory) is done with
saturation as described by MOVES.4F.
The first operand (Da) will be moved from the lower memory address (EA). The second operand (Db) will
be moved from memory address (EA + 2). The third operand (Dc) will be moved from memory address
(EA + 4). And, the fourth operand (Dd) will be moved from memory address (EA + 6). In order to keep this
behavior in both big endian and little endian modes, the core will interpret the data bus differently in each
mode. See
Section 2.4.1, “SC140 Endian Support,”
on page 2-56, for more detail on bus and memory
behavior for each mode.
The address register values used with this instruction must be a multiple of 8, quad word-aligned
Register Address
Bit Name
Description
MCTL[31:0]
AM3–AM0
Address modification bits when updating R0–R7. Otherwise, the
instruction is not affected by MCTL.
EMR[16]
BEM
Set if big endian mode, cleared if little endian mode.
Register Address
Bit Name
Description
Ln
L
Clears the Ln bit in the destination registers.
SIGN
EXTENSION
ZERO FILL
SIGN
EXTENSION
ZERO FILL
SIGN
EXTENSION
ZERO FILL
SIGN
EXTENSION
ZERO FILL
39
0
16
32
Da
Db
Dc
Dd
(EA)
(EA + 2)
(EA + 4)
(EA + 6)
Содержание SC140 DSP Core
Страница 12: ...xii SC140 DSP Core Reference Manual ...
Страница 18: ...xviii SC140 DSP Core Reference Manual ...
Страница 32: ...1 6 SC140 DSP Core Reference Manual Core Architecture Features ...
Страница 180: ...4 70 SC140 DSP Core Reference Manual Trace Unit Registers ...
Страница 250: ...6 70 SC140 DSP Core Reference Manual Programming Rules ...
Страница 314: ...7 64 SC140 DSP Core Reference Manual NOP Definition ...
Страница 385: ...BMCHG W SC140 DSP Core Reference Manual A 71 u16 iiiiiiiiiiiiiiii 16 bit unsigned immediate data ...
Страница 388: ...A 74 SC140 DSP Core Reference Manual BMCHG W s16 AAAAAAAAAAAAAAAA 16 bit signed SP address offset ...
Страница 391: ...BMCLR SC140 DSP Core Reference Manual A 77 u16 iiiiiiiiiiiiiiii 16 bit unsigned immediate data ...
Страница 454: ...A 140 SC140 DSP Core Reference Manual DECA u5 iiiii 5 bit unsigned immediate data 1 set by the assembler ...
Страница 463: ...DI SC140 DSP Core Reference Manual A 149 15 8 7 0 DI 1 1 4 1 0 0 1 1 1 1 1 0 1 1 1 1 1 0 1 ...
Страница 478: ...A 164 SC140 DSP Core Reference Manual EI ...
Страница 592: ...A 278 SC140 DSP Core Reference Manual MOVE L a32 aaaaaaaaaaaaaaaaAAAAAAAAAAAAAAAA 32 bit absolute long address ...
Страница 618: ...A 304 SC140 DSP Core Reference Manual MOVES 4F s15 sssssssssssssss Signed 15 bit offset ...
Страница 638: ...A 324 SC140 DSP Core Reference Manual MPYR ...
Страница 660: ...A 346 SC140 DSP Core Reference Manual OR W s16 AAAAAAAAAAAAAAAA Signed 16 bit SP address offset ...
Страница 746: ...A 432 SC140 DSP Core Reference Manual ZXTA x ...
Страница 758: ...I 10 Index ...
Страница 759: ...SC140 DSP Core Reference Manual i ...
Страница 760: ......