![Freescale Semiconductor MPC8250 Скачать руководство пользователя страница 869](http://html1.mh-extra.com/html/freescale-semiconductor/mpc8250/mpc8250_family-reference-manual_2330549869.webp)
Multi-Channel Controllers (MCCs)
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor
28-21
28.3.4.1
Extended Channel Mode Register (ECHAMR)—SS7 Mode
The extended channel mode register (ECHAMR) is a user-initialized register, shown in
Figure 28-9
It
includes both the interrupt mask bits and channel configuration bits.
The interrupt mask provides bits for enabling/disabling each event defined in the interrupt circular table
entry. Other bits provide various channel configuration options.
0x68
EFSUC
Word
Error-free signal unit counter, user initialized to 0. The counter is incremented
whenever an error-free (no CRC error, no non-octet aligned error, no short or long
frame errors) signal unit is received.
0x6C
SUEC
Word
Signal unit error counter, user initialized to 0. Incremented each time an SU is
received that contains an error. These errors are: short frame, long frame, CRC error,
and non-octet aligned error.
0x70
SS7STATE
Word
Internal state of SS7 controller, user initialized to 0.
0x74
JTSRTmp
Word
Temporary storage for time-stamp register value. Applies to Japanese SS7 only;
otherwise should be cleared. Used by the CP to implement the 24-ms delay for signal
unit error rate monitoring in Japanese SS7.
0x78
JTRDelay
Hword
FISU transmit delay (specified in units of 512us). Applies to Japanese SS7 only;
otherwise should be cleared.
According to the Japanese SS7 standard, the delay
should be 24 ms and thus JTRDelay should be programmed to 24 ms/512
µs = 46.875 (approximately 47). Hence, the user should program JTRDelay to 0x2F
and the RTSCR to generate a 1 µs time stamp period. Refer to
Section 14.3.8, “RISC
Time-Stamp Control Register (RTSCR)
”.
0x7A
M
Hword
ITU threshold for AERM. If M_cnt reaches M, an AERM interrupt is generated. Note
that M is normally programmed to 5.
0x7C
M_cnt
Hword
Up-counter for M. Should be cleared during initialization.
1
The offset is relative to the dual-port RAM a 64*CH_NUM. SS7 channel specific parameters require twice
the amount of dual-port RAM required for HDLC or Transparent channel specific parameters. Therefore for SS7 even
channel numbers (0, 2, 4, etc.) must be used and odd channel number must be left unused.
2
Items in
boldface
must be initialized by the user. Unless otherwise stated, all other items are managed by microcode
and should be initialized to zero.
Table 28-10. Channel-Specific Parameters for SS7 (continued)
Offset
1
Name
2
Width
Description
Содержание MPC8250
Страница 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Страница 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Страница 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Страница 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Страница 540: ...IEEE 1149 1 Test Access Port MPC8260 PowerQUICC II Family Reference Manual Rev 2 13 8 Freescale Semiconductor...
Страница 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Страница 704: ...Serial Communications Controllers SCCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 20 26 Freescale Semiconductor...
Страница 770: ...SCC BISYNC Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 23 20 Freescale Semiconductor...
Страница 808: ...SCC Ethernet Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 25 24 Freescale Semiconductor...
Страница 848: ...Serial Management Controllers SMCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 27 36 Freescale Semiconductor...
Страница 972: ...ATM Controller and AAL0 AAL1 and AAL5 MPC8260 PowerQUICC II Family Reference Manual Rev 2 30 52 Freescale Semiconductor...
Страница 1062: ...ATM AAL1 Circuit Emulation Service MPC8260 PowerQUICC II Family Reference Manual Rev 2 31 46 Freescale Semiconductor...
Страница 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Страница 1122: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 20 Freescale Semiconductor...
Страница 1178: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 76 Freescale Semiconductor...
Страница 1224: ...Fast Ethernet Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 35 28 Freescale Semiconductor...
Страница 1242: ...FCC HDLC Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 36 18 Freescale Semiconductor...
Страница 1302: ...Register Quick Reference Guide MPC8260 PowerQUICC II Family Reference Manual Rev 2 A 4 Freescale Semiconductor...
Страница 1318: ...Reference Manual Rev 1 Errata MPC8260 PowerQUICC II Family Reference Manual Rev 2 B 16 Freescale Semiconductor...
Страница 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...