MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor
liii
Figures
Figure
Number
Title
Page
Number
17-2
Baud-Rate Generator Configuration Registers (BRGCx)..................................................... 17-2
18-1
Timer Block Diagram ........................................................................................................... 18-1
18-2
Timer Cascaded Mode Block Diagram................................................................................. 18-3
18-3
Timer Global Configuration Register 1 (TGCR1) ................................................................ 18-4
18-4
Timer Global Configuration Register 2 (TGCR2) ................................................................ 18-5
18-5
Timer Mode Registers (TMR1–TMR4)................................................................................ 18-6
18-6
Timer Reference Registers (TRR1–TRR4)........................................................................... 18-7
18-7
Timer Capture Registers (TCR1–TCR4) .............................................................................. 18-7
18-8
Timer Counter Registers (TCN1–TCN4).............................................................................. 18-7
18-9
Timer Event Registers (TER1–TER4) .................................................................................. 18-8
19-1
SDMA Data Paths ................................................................................................................. 19-1
19-2
SDMA Bus Arbitration (Transaction Steal).......................................................................... 19-3
19-3
SDMA Status Register (SDSR) ............................................................................................ 19-3
19-4
SDMA Transfer Error MSNUM Registers (PDTEM/LDTEM) ........................................... 19-4
19-5
IDMA Transfer Buffer in the Dual-Port RAM ..................................................................... 19-7
19-6
Example IDMA Transfer Buffer States for a Memory-to-Memory Transfer
(Size = 128 Bytes) ............................................................................................................ 19-8
19-7
Timing Requirement for DREQ Negation when IMDA Read from a Peripheral............... 19-15
19-8
IDMAx Channel’s BD Table............................................................................................... 19-17
19-9
DCM Parameters................................................................................................................. 19-19
19-10
IDMA Event/Mask Registers (IDSR/IDMR) ..................................................................... 19-24
19-11
IDMA BD Structure ............................................................................................................ 19-25
20-1
SCC Block Diagram.............................................................................................................. 20-2
20-2
GSMR_H—General SCC Mode Register (High Order)....................................................... 20-3
20-3
GSMR_L—General SCC Mode Register (Low Order)........................................................ 20-5
20-4
Data Synchronization Register (DSR) .................................................................................. 20-9
20-5
Transmit-on-Demand Register (TODR) ............................................................................. 20-10
20-6
SCC Buffer Descriptors (BDs)............................................................................................ 20-11
20-7
SCC BD and Buffer Memory Structure .............................................................................. 20-12
20-8
Function Code Registers (RFCR and TFCR) ..................................................................... 20-15
20-9
Output Delay from RTS Asserted for Synchronous Protocols ........................................... 20-18
20-10
Output Delay from CTS Asserted for Synchronous Protocols ........................................... 20-18
20-11
CTS Lost in Synchronous Protocols ................................................................................... 20-19
20-12
Using CD to Control Synchronous Protocol Reception...................................................... 20-20
20-13
DPLL Receiver Block Diagram .......................................................................................... 20-21
20-14
DPLL Transmitter Block Diagram...................................................................................... 20-22
20-15
DPLL Encoding Examples.................................................................................................. 20-23
21-1
UART Character Format ....................................................................................................... 21-1
21-2
Two UART Multidrop Configurations.................................................................................. 21-7
21-3
Control Character Table ........................................................................................................ 21-8
21-4
Transmit Out-of-Sequence Register (TOSEQ) ..................................................................... 21-9
Содержание MPC8250
Страница 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Страница 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Страница 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Страница 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Страница 540: ...IEEE 1149 1 Test Access Port MPC8260 PowerQUICC II Family Reference Manual Rev 2 13 8 Freescale Semiconductor...
Страница 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Страница 704: ...Serial Communications Controllers SCCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 20 26 Freescale Semiconductor...
Страница 770: ...SCC BISYNC Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 23 20 Freescale Semiconductor...
Страница 808: ...SCC Ethernet Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 25 24 Freescale Semiconductor...
Страница 848: ...Serial Management Controllers SMCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 27 36 Freescale Semiconductor...
Страница 972: ...ATM Controller and AAL0 AAL1 and AAL5 MPC8260 PowerQUICC II Family Reference Manual Rev 2 30 52 Freescale Semiconductor...
Страница 1062: ...ATM AAL1 Circuit Emulation Service MPC8260 PowerQUICC II Family Reference Manual Rev 2 31 46 Freescale Semiconductor...
Страница 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Страница 1122: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 20 Freescale Semiconductor...
Страница 1178: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 76 Freescale Semiconductor...
Страница 1224: ...Fast Ethernet Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 35 28 Freescale Semiconductor...
Страница 1242: ...FCC HDLC Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 36 18 Freescale Semiconductor...
Страница 1302: ...Register Quick Reference Guide MPC8260 PowerQUICC II Family Reference Manual Rev 2 A 4 Freescale Semiconductor...
Страница 1318: ...Reference Manual Rev 1 Errata MPC8260 PowerQUICC II Family Reference Manual Rev 2 B 16 Freescale Semiconductor...
Страница 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...